Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved. |
| 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <assert.h> |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 8 | #include <bl31.h> |
Isla Mitchell | e363146 | 2017-07-14 10:46:32 +0100 | [diff] [blame] | 9 | #include <bl_common.h> |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 10 | #include <console.h> |
| 11 | #include <debug.h> |
| 12 | #include <errno.h> |
| 13 | #include <plat_arm.h> |
| 14 | #include <platform.h> |
| 15 | #include "zynqmp_private.h" |
| 16 | |
Soren Brinkmann | 6d1ba58 | 2016-07-08 14:45:14 -0700 | [diff] [blame] | 17 | #define BL31_END (unsigned long)(&__BL31_END__) |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 18 | |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 19 | static entry_point_info_t bl32_image_ep_info; |
| 20 | static entry_point_info_t bl33_image_ep_info; |
| 21 | |
| 22 | /* |
| 23 | * Return a pointer to the 'entry_point_info' structure of the next image for |
| 24 | * the security state specified. BL33 corresponds to the non-secure image type |
| 25 | * while BL32 corresponds to the secure image type. A NULL pointer is returned |
| 26 | * if the image does not exist. |
| 27 | */ |
| 28 | entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) |
| 29 | { |
| 30 | assert(sec_state_is_valid(type)); |
| 31 | |
| 32 | if (type == NON_SECURE) |
| 33 | return &bl33_image_ep_info; |
| 34 | |
| 35 | return &bl32_image_ep_info; |
| 36 | } |
| 37 | |
| 38 | /* |
Alistair Francis | b8d474f | 2017-11-30 16:21:21 -0800 | [diff] [blame] | 39 | * Set the build time defaults. We want to do this when doing a JTAG boot |
| 40 | * or if we can't find any other config data. |
| 41 | */ |
| 42 | static inline void bl31_set_default_config(void) |
| 43 | { |
| 44 | bl32_image_ep_info.pc = BL32_BASE; |
| 45 | bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry(); |
| 46 | bl33_image_ep_info.pc = plat_get_ns_image_entrypoint(); |
| 47 | bl33_image_ep_info.spsr = SPSR_64(MODE_EL2, MODE_SP_ELX, |
| 48 | DISABLE_ALL_EXCEPTIONS); |
| 49 | } |
| 50 | |
| 51 | /* |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 52 | * Perform any BL31 specific platform actions. Here is an opportunity to copy |
| 53 | * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they |
| 54 | * are lost (potentially). This needs to be done before the MMU is initialized |
| 55 | * so that the memory layout can be used while creating page tables. |
| 56 | */ |
| 57 | void bl31_early_platform_setup(bl31_params_t *from_bl2, |
| 58 | void *plat_params_from_bl2) |
| 59 | { |
| 60 | /* Initialize the console to provide early debug support */ |
Soren Brinkmann | 99c0d7b | 2016-06-10 09:57:14 -0700 | [diff] [blame] | 61 | console_init(ZYNQMP_UART_BASE, zynqmp_get_uart_clk(), |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 62 | ZYNQMP_UART_BAUDRATE); |
| 63 | |
| 64 | /* Initialize the platform config for future decision making */ |
| 65 | zynqmp_config_setup(); |
| 66 | |
| 67 | /* There are no parameters from BL2 if BL31 is a reset vector */ |
| 68 | assert(from_bl2 == NULL); |
| 69 | assert(plat_params_from_bl2 == NULL); |
| 70 | |
| 71 | /* |
| 72 | * Do initial security configuration to allow DRAM/device access. On |
| 73 | * Base ZYNQMP only DRAM security is programmable (via TrustZone), but |
| 74 | * other platforms might have more programmable security devices |
| 75 | * present. |
| 76 | */ |
| 77 | |
Michal Simek | ef8f559 | 2015-06-15 14:22:50 +0200 | [diff] [blame] | 78 | /* Populate common information for BL32 and BL33 */ |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 79 | SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); |
| 80 | SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 81 | SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0); |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 82 | SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); |
| 83 | |
Michal Simek | ef8f559 | 2015-06-15 14:22:50 +0200 | [diff] [blame] | 84 | if (zynqmp_get_bootmode() == ZYNQMP_BOOTMODE_JTAG) { |
Alistair Francis | b8d474f | 2017-11-30 16:21:21 -0800 | [diff] [blame] | 85 | bl31_set_default_config(); |
Michal Simek | ef8f559 | 2015-06-15 14:22:50 +0200 | [diff] [blame] | 86 | } else { |
| 87 | /* use parameters from FSBL */ |
Siva Durga Prasad Paladugu | 8f49972 | 2018-05-17 15:17:46 +0530 | [diff] [blame] | 88 | enum fsbl_handoff ret = fsbl_atf_handover(&bl32_image_ep_info, |
| 89 | &bl33_image_ep_info); |
Alistair Francis | b8d474f | 2017-11-30 16:21:21 -0800 | [diff] [blame] | 90 | if (ret == FSBL_HANDOFF_NO_STRUCT) |
| 91 | bl31_set_default_config(); |
| 92 | else if (ret != FSBL_HANDOFF_SUCCESS) |
Siva Durga Prasad Paladugu | 8f49972 | 2018-05-17 15:17:46 +0530 | [diff] [blame] | 93 | panic(); |
Michal Simek | ef8f559 | 2015-06-15 14:22:50 +0200 | [diff] [blame] | 94 | } |
| 95 | |
| 96 | NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc); |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 97 | NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc); |
| 98 | } |
| 99 | |
Naga Sureshkumar Relli | cf4e714 | 2016-07-01 12:46:43 +0530 | [diff] [blame] | 100 | /* Enable the test setup */ |
| 101 | #ifndef ZYNQMP_TESTING |
| 102 | static void zynqmp_testing_setup(void) { } |
| 103 | #else |
| 104 | static void zynqmp_testing_setup(void) |
| 105 | { |
| 106 | uint32_t actlr_el3, actlr_el2; |
| 107 | |
| 108 | /* Enable CPU ACTLR AND L2ACTLR RW access from non-secure world */ |
| 109 | actlr_el3 = read_actlr_el3(); |
| 110 | actlr_el2 = read_actlr_el2(); |
| 111 | |
| 112 | actlr_el3 |= ACTLR_EL3_L2ACTLR_BIT | ACTLR_EL3_CPUACTLR_BIT; |
| 113 | actlr_el2 |= ACTLR_EL3_L2ACTLR_BIT | ACTLR_EL3_CPUACTLR_BIT; |
| 114 | write_actlr_el3(actlr_el3); |
| 115 | write_actlr_el2(actlr_el2); |
| 116 | } |
| 117 | #endif |
| 118 | |
Siva Durga Prasad Paladugu | efd431b | 2018-04-30 20:12:12 +0530 | [diff] [blame] | 119 | #if ZYNQMP_WDT_RESTART |
| 120 | static interrupt_type_handler_t type_el3_interrupt_table[MAX_INTR_EL3]; |
| 121 | |
| 122 | int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler) |
| 123 | { |
| 124 | /* Validate 'handler' and 'id' parameters */ |
| 125 | if (!handler || id >= MAX_INTR_EL3) |
| 126 | return -EINVAL; |
| 127 | |
| 128 | /* Check if a handler has already been registered */ |
| 129 | if (type_el3_interrupt_table[id]) |
| 130 | return -EALREADY; |
| 131 | |
| 132 | type_el3_interrupt_table[id] = handler; |
| 133 | |
| 134 | return 0; |
| 135 | } |
| 136 | |
| 137 | static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags, |
| 138 | void *handle, void *cookie) |
| 139 | { |
| 140 | uint32_t intr_id; |
| 141 | interrupt_type_handler_t handler; |
| 142 | |
| 143 | intr_id = plat_ic_get_pending_interrupt_id(); |
| 144 | handler = type_el3_interrupt_table[intr_id]; |
| 145 | if (handler != NULL) |
| 146 | handler(intr_id, flags, handle, cookie); |
| 147 | |
| 148 | return 0; |
| 149 | } |
| 150 | #endif |
| 151 | |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 152 | void bl31_platform_setup(void) |
| 153 | { |
| 154 | /* Initialize the gic cpu and distributor interfaces */ |
| 155 | plat_arm_gic_driver_init(); |
| 156 | plat_arm_gic_init(); |
Naga Sureshkumar Relli | cf4e714 | 2016-07-01 12:46:43 +0530 | [diff] [blame] | 157 | zynqmp_testing_setup(); |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 158 | } |
| 159 | |
| 160 | void bl31_plat_runtime_setup(void) |
| 161 | { |
Siva Durga Prasad Paladugu | efd431b | 2018-04-30 20:12:12 +0530 | [diff] [blame] | 162 | #if ZYNQMP_WDT_RESTART |
| 163 | uint64_t flags = 0; |
| 164 | uint64_t rc; |
| 165 | |
| 166 | set_interrupt_rm_flag(flags, NON_SECURE); |
| 167 | rc = register_interrupt_type_handler(INTR_TYPE_EL3, |
| 168 | rdo_el3_interrupt_handler, flags); |
| 169 | if (rc) |
| 170 | panic(); |
| 171 | #endif |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 172 | } |
| 173 | |
| 174 | /* |
Sandrine Bailleux | 4a1267a | 2016-05-18 16:11:47 +0100 | [diff] [blame] | 175 | * Perform the very early platform specific architectural setup here. |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 176 | */ |
| 177 | void bl31_plat_arch_setup(void) |
| 178 | { |
| 179 | plat_arm_interconnect_init(); |
| 180 | plat_arm_interconnect_enter_coherency(); |
| 181 | |
Soren Brinkmann | 6d1ba58 | 2016-07-08 14:45:14 -0700 | [diff] [blame] | 182 | arm_setup_page_tables(BL31_BASE, |
| 183 | BL31_END - BL31_BASE, |
| 184 | BL_CODE_BASE, |
Masahiro Yamada | 51bef61 | 2017-01-18 02:10:08 +0900 | [diff] [blame] | 185 | BL_CODE_END, |
Soren Brinkmann | 6d1ba58 | 2016-07-08 14:45:14 -0700 | [diff] [blame] | 186 | BL_RO_DATA_BASE, |
Masahiro Yamada | 51bef61 | 2017-01-18 02:10:08 +0900 | [diff] [blame] | 187 | BL_RO_DATA_END, |
Masahiro Yamada | 0fac5af | 2016-12-28 16:11:41 +0900 | [diff] [blame] | 188 | BL_COHERENT_RAM_BASE, |
| 189 | BL_COHERENT_RAM_END); |
Sandrine Bailleux | 4a1267a | 2016-05-18 16:11:47 +0100 | [diff] [blame] | 190 | enable_mmu_el3(0); |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 191 | } |