blob: 7cc536625bb9cb3e6c49e8119e0a34ada215626d [file] [log] [blame]
Chandni Cherukuria3f66132018-08-10 11:17:58 +05301/*
Rohit Mathewa0dd3072024-02-03 17:22:54 +00002 * Copyright (c) 2018-2024, Arm Limited and Contributors. All rights reserved.
Chandni Cherukuria3f66132018-08-10 11:17:58 +05303 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/utils_def.h>
11
Rohit Mathewa0dd3072024-02-03 17:22:54 +000012#include <nrd_sdei.h>
13#include <nrd_soc_platform_def.h>
Chandni Cherukuria3f66132018-08-10 11:17:58 +053014
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060015#define PLAT_ARM_CLUSTER_COUNT U(2)
16#define CSS_SGI_MAX_CPUS_PER_CLUSTER U(4)
17#define CSS_SGI_MAX_PE_PER_CPU U(1)
Chandni Cherukuria3f66132018-08-10 11:17:58 +053018
Vijayenthiran Subramaniam22141b62018-10-25 22:20:24 +053019#define PLAT_CSS_MHU_BASE UL(0x45000000)
20
21/* Base address of DMC-620 instances */
22#define SGI575_DMC620_BASE0 UL(0x4e000000)
23#define SGI575_DMC620_BASE1 UL(0x4e100000)
Chandni Cherukuria3f66132018-08-10 11:17:58 +053024
Chandni Cherukuri0fdcbc02018-10-16 15:19:54 +053025/* System power domain level */
26#define CSS_SYSTEM_PWR_DMN_LVL ARM_PWR_LVL2
27
Chandni Cherukuri504c05d2018-10-16 14:11:34 +053028#define PLAT_MAX_PWR_LVL ARM_PWR_LVL1
29
Vijayenthiran Subramaniam00cd0802022-01-25 20:37:20 +053030/* Maximum number of address bits used per chip */
31#define CSS_SGI_ADDR_BITS_PER_CHIP U(36)
32
Manoj Kumar69bebd82019-06-21 17:07:13 +010033/*
34 * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes
35 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -070036#ifdef __aarch64__
Vijayenthiran Subramaniam00cd0802022-01-25 20:37:20 +053037#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << CSS_SGI_ADDR_BITS_PER_CHIP)
38#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << CSS_SGI_ADDR_BITS_PER_CHIP)
Manoj Kumar69bebd82019-06-21 17:07:13 +010039#else
40#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
41#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
42#endif
43
Vijayenthiran Subramaniam64c96452020-02-03 12:14:01 +053044/* GIC related constants */
45#define PLAT_ARM_GICD_BASE UL(0x30000000)
46#define PLAT_ARM_GICC_BASE UL(0x2C000000)
47#define PLAT_ARM_GICR_BASE UL(0x300C0000)
48
Chandni Cherukuria3f66132018-08-10 11:17:58 +053049#endif /* PLATFORM_DEF_H */