blob: 577cc38b2634ddfbab5335e5f24ca60bb0e40695 [file] [log] [blame]
Varun Wadekar921b9062015-08-25 17:03:14 +05301/*
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +01002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekar921b9062015-08-25 17:03:14 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekar921b9062015-08-25 17:03:14 +05305 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <string.h>
8
Varun Wadekar93bed2a2016-03-18 13:07:33 -07009#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <common/debug.h>
11#include <lib/mmio.h>
12
Varun Wadekarabd153c2015-09-14 09:31:39 +053013#include <mce.h>
Varun Wadekarabd153c2015-09-14 09:31:39 +053014#include <tegra_def.h>
Varun Wadekar93bed2a2016-03-18 13:07:33 -070015#include <tegra_private.h>
Varun Wadekarabd153c2015-09-14 09:31:39 +053016
Anthony Zhoufaad3462017-03-21 15:50:09 +080017#define MISCREG_AA64_RST_LOW 0x2004U
18#define MISCREG_AA64_RST_HIGH 0x2008U
Varun Wadekarabd153c2015-09-14 09:31:39 +053019
Anthony Zhoufaad3462017-03-21 15:50:09 +080020#define SCRATCH_SECURE_RSV1_SCRATCH_0 0x658U
21#define SCRATCH_SECURE_RSV1_SCRATCH_1 0x65CU
Varun Wadekarabd153c2015-09-14 09:31:39 +053022
Anthony Zhoufaad3462017-03-21 15:50:09 +080023#define CPU_RESET_MODE_AA64 1U
Varun Wadekarabd153c2015-09-14 09:31:39 +053024
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010025extern void memcpy16(void *dest, const void *src, unsigned int length);
26
Varun Wadekar93bed2a2016-03-18 13:07:33 -070027extern uint64_t tegra_bl31_phys_base;
28extern uint64_t __tegra186_cpu_reset_handler_end;
Varun Wadekarabd153c2015-09-14 09:31:39 +053029
Varun Wadekar921b9062015-08-25 17:03:14 +053030/*******************************************************************************
31 * Setup secondary CPU vectors
32 ******************************************************************************/
33void plat_secondary_setup(void)
34{
Varun Wadekarabd153c2015-09-14 09:31:39 +053035 uint32_t addr_low, addr_high;
Anthony Zhoufaad3462017-03-21 15:50:09 +080036 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
Varun Wadekar93bed2a2016-03-18 13:07:33 -070037 uint64_t cpu_reset_handler_base;
Varun Wadekarabd153c2015-09-14 09:31:39 +053038
39 INFO("Setting up secondary CPU boot\n");
40
Varun Wadekar93bed2a2016-03-18 13:07:33 -070041 if ((tegra_bl31_phys_base >= TEGRA_TZRAM_BASE) &&
42 (tegra_bl31_phys_base <= (TEGRA_TZRAM_BASE + TEGRA_TZRAM_SIZE))) {
43
44 /*
45 * The BL31 code resides in the TZSRAM which loses state
46 * when we enter System Suspend. Copy the wakeup trampoline
47 * code to TZDRAM to help us exit from System Suspend.
48 */
49 cpu_reset_handler_base = params_from_bl2->tzdram_base;
50 memcpy16((void *)((uintptr_t)cpu_reset_handler_base),
51 (void *)(uintptr_t)tegra186_cpu_reset_handler,
Anthony Zhou5a4ce002017-06-28 16:49:16 +080052 (uintptr_t)&tegra186_cpu_reset_handler);
Varun Wadekar93bed2a2016-03-18 13:07:33 -070053
54 } else {
Anthony Zhou5a4ce002017-06-28 16:49:16 +080055 cpu_reset_handler_base = (uintptr_t)&tegra_secure_entrypoint;
Varun Wadekar93bed2a2016-03-18 13:07:33 -070056 }
57
58 addr_low = (uint32_t)cpu_reset_handler_base | CPU_RESET_MODE_AA64;
Anthony Zhoufaad3462017-03-21 15:50:09 +080059 addr_high = (uint32_t)((cpu_reset_handler_base >> 32U) & 0x7ffU);
Varun Wadekarabd153c2015-09-14 09:31:39 +053060
61 /* write lower 32 bits first, then the upper 11 bits */
62 mmio_write_32(TEGRA_MISC_BASE + MISCREG_AA64_RST_LOW, addr_low);
63 mmio_write_32(TEGRA_MISC_BASE + MISCREG_AA64_RST_HIGH, addr_high);
64
65 /* save reset vector to be used during SYSTEM_SUSPEND exit */
66 mmio_write_32(TEGRA_SCRATCH_BASE + SCRATCH_SECURE_RSV1_SCRATCH_0,
67 addr_low);
68 mmio_write_32(TEGRA_SCRATCH_BASE + SCRATCH_SECURE_RSV1_SCRATCH_1,
69 addr_high);
70
71 /* update reset vector address to the CCPLEX */
Anthony Zhoufaad3462017-03-21 15:50:09 +080072 (void)mce_update_reset_vector();
Varun Wadekar921b9062015-08-25 17:03:14 +053073}