blob: ebdd80d45fa7870686a7769fc0735a132dc5599d [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Rohit Mathewf085b872023-12-20 17:29:18 +00002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Manish V Badarkhe8717e032020-05-30 17:40:44 +01007#include <assert.h>
8
Alexei Fedorov61369a22020-07-13 14:59:02 +01009#include <common/debug.h>
Manish V Badarkhe8717e032020-05-30 17:40:44 +010010#include <common/desc_image_load.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <drivers/arm/sp804_delay_timer.h>
Rohit Mathewf085b872023-12-20 17:29:18 +000012#include <fvp_pas_def.h>
Manish V Badarkhe8717e032020-05-30 17:40:44 +010013#include <lib/fconf/fconf.h>
14#include <lib/fconf/fconf_dyn_cfg_getter.h>
Harrison Mutai1dcaf962023-08-08 15:10:07 +010015#include <lib/transfer_list.h>
Manish V Badarkhe8717e032020-05-30 17:40:44 +010016
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000017#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <plat/common/platform.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000019#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020
Dan Handleyed6ff952014-05-14 17:44:19 +010021#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010022
Rohit Mathewf085b872023-12-20 17:29:18 +000023#if ENABLE_RME
24/*
25 * The GPT library might modify the gpt regions structure to optimize
26 * the layout, so the array cannot be constant.
27 */
28static pas_region_t pas_regions[] = {
29 ARM_PAS_KERNEL,
30 ARM_PAS_SECURE,
31 ARM_PAS_REALM,
32 ARM_PAS_EL3_DRAM,
33 ARM_PAS_GPTS,
34 ARM_PAS_KERNEL_1
35};
36
37static const arm_gpt_info_t arm_gpt_info = {
38 .pas_region_base = pas_regions,
39 .pas_region_count = (unsigned int)ARRAY_SIZE(pas_regions),
40 .l0_base = (uintptr_t)ARM_L0_GPT_BASE,
41 .l1_base = (uintptr_t)ARM_L1_GPT_BASE,
42 .l0_size = (size_t)ARM_L0_GPT_SIZE,
43 .l1_size = (size_t)ARM_L1_GPT_SIZE,
44 .pps = GPCCR_PPS_64GB,
45 .pgs = GPCCR_PGS_4K
46};
47#endif
48
Soby Mathew7d5a2e72018-01-10 15:59:31 +000049void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
Achin Gupta4f6ad662013-10-25 09:08:21 +010050{
Harrison Mutaibc823e22023-12-22 18:42:27 +000051 struct transfer_list_entry *te __unused;
52
53#if TRANSFER_LIST
54 arg0 = arg3;
55#endif
Soby Mathew96a1c6b2018-01-15 14:45:33 +000056 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
Achin Gupta4f6ad662013-10-25 09:08:21 +010057
58 /* Initialize the platform config for future decision making */
Dan Handleyea451572014-05-15 14:53:30 +010059 fvp_config_setup();
Vikram Kanigirid8c9d262014-05-16 18:48:12 +010060}
Ryan Harkinf96fc8f2015-03-17 14:54:01 +000061
62void bl2_platform_setup(void)
63{
64 arm_bl2_platform_setup();
65
Alexei Fedorov7131d832019-08-16 14:15:59 +010066 /* Initialize System level generic or SP804 timer */
67 fvp_timer_init();
Ryan Harkinf96fc8f2015-03-17 14:54:01 +000068}
Manish V Badarkhe8717e032020-05-30 17:40:44 +010069
Rohit Mathewf085b872023-12-20 17:29:18 +000070#if ENABLE_RME
71const arm_gpt_info_t *plat_arm_get_gpt_info(void)
72{
73 return &arm_gpt_info;
74}
75#endif /* ENABLE_RME */
76
Manish V Badarkhe8717e032020-05-30 17:40:44 +010077/*******************************************************************************
78 * This function returns the list of executable images
79 ******************************************************************************/
80struct bl_params *plat_get_next_bl_params(void)
81{
82 struct bl_params *arm_bl_params;
Harrison Mutai8c7d4992023-09-29 11:05:32 +010083 bl_mem_params_node_t *param_node __unused;
Harrison Mutai91ce7c92023-12-01 15:50:00 +000084 const struct dyn_cfg_dtb_info_t *fw_config_info __unused;
85 const struct dyn_cfg_dtb_info_t *hw_config_info __unused;
86 entry_point_info_t *ep __unused;
87 uint32_t next_exe_img_id __unused;
88 uintptr_t fw_config_base __unused;
Manish V Badarkhe8717e032020-05-30 17:40:44 +010089
90 arm_bl_params = arm_get_next_bl_params();
91
Manish V Badarkhe86854e72022-03-15 16:05:58 +000092#if __aarch64__
Manish V Badarkhe8717e032020-05-30 17:40:44 +010093 /* Get BL31 image node */
94 param_node = get_bl_mem_params_node(BL31_IMAGE_ID);
Manish V Badarkhe86854e72022-03-15 16:05:58 +000095#else /* aarch32 */
96 /* Get SP_MIN image node */
97 param_node = get_bl_mem_params_node(BL32_IMAGE_ID);
98#endif /* __aarch64__ */
Manish V Badarkhe8717e032020-05-30 17:40:44 +010099 assert(param_node != NULL);
100
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000101#if TRANSFER_LIST
102 arm_bl_params->head = &param_node->params_node_mem;
103 arm_bl_params->head->ep_info = &param_node->ep_info;
104 arm_bl_params->head->image_id = param_node->image_id;
105
106 arm_bl2_setup_next_ep_info(param_node);
107#elif !RESET_TO_BL2 && !EL3_PAYLOAD_BASE
108 fw_config_base = 0UL;
109
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100110 /* Update the next image's ep info with the FW config address */
Manish V Badarkhe8717e032020-05-30 17:40:44 +0100111 fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, FW_CONFIG_ID);
112 assert(fw_config_info != NULL);
113
114 fw_config_base = fw_config_info->config_addr;
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000115 assert(fw_config_base != 0UL);
Manish V Badarkhe8717e032020-05-30 17:40:44 +0100116
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100117 param_node->ep_info.args.arg1 = (uint32_t)fw_config_base;
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000118
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100119 /* Update BL33's ep info with the NS HW config address */
120 param_node = get_bl_mem_params_node(BL33_IMAGE_ID);
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000121 assert(param_node != NULL);
122
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100123 hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID);
124 assert(hw_config_info != NULL);
Manish V Badarkhe86854e72022-03-15 16:05:58 +0000125
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100126 param_node->ep_info.args.arg1 = hw_config_info->secondary_config_addr;
Harrison Mutai1dcaf962023-08-08 15:10:07 +0100127#endif /* TRANSFER_LIST */
Manish V Badarkhe8717e032020-05-30 17:40:44 +0100128
129 return arm_bl_params;
130}
Harrison Mutaib5e7d7e2023-10-18 09:58:48 +0100131
132int bl2_plat_handle_post_image_load(unsigned int image_id)
133{
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000134#if !RESET_TO_BL2 && !EL3_PAYLOAD_BASE && !TRANSFER_LIST
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100135 if (image_id == HW_CONFIG_ID) {
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000136 const struct dyn_cfg_dtb_info_t *hw_config_info __unused;
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100137 struct transfer_list_entry *te __unused;
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000138 bl_mem_params_node_t *param_node __unused;
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100139
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000140 param_node = get_bl_mem_params_node(image_id);
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100141 assert(param_node != NULL);
142
143 hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID);
144 assert(hw_config_info != NULL);
145
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100146 memcpy((void *)hw_config_info->secondary_config_addr,
147 (void *)hw_config_info->config_addr,
148 (size_t)param_node->image_info.image_size);
149
150 /*
151 * Ensure HW-config device tree is committed to memory, as the HW-Config
152 * might be used without cache and MMU enabled at BL33.
153 */
154 flush_dcache_range(hw_config_info->secondary_config_addr,
155 param_node->image_info.image_size);
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100156 }
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000157#endif /* !RESET_TO_BL2 && !EL3_PAYLOAD_BASE && !TRANSFER_LIST*/
Harrison Mutai8c7d4992023-09-29 11:05:32 +0100158
Harrison Mutaib5e7d7e2023-10-18 09:58:48 +0100159 return arm_bl2_plat_handle_post_image_load(image_id);
160}