blob: 9621a1c02c8215dcf4d974a7fd044c77e9060a03 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +01002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
Dan Handleyea596682015-04-01 17:34:24 +01006#ifndef __ASM_MACROS_S__
7#define __ASM_MACROS_S__
Achin Gupta4f6ad662013-10-25 09:08:21 +01008
Dan Handley2bd4ef22014-04-09 13:14:54 +01009#include <arch.h>
Soby Mathewb9ff2fd2016-07-08 15:26:35 +010010#include <asm_macros_common.S>
Jeenu Viswambharan54ec86a2017-01-19 14:23:36 +000011#include <spinlock.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010012
Jeenu Viswambharan58e81482018-04-27 15:06:57 +010013/*
14 * TLBI instruction with type specifier that implements the workaround for
15 * errata 813419 of Cortex-A57.
16 */
17#if ERRATA_A57_813419
18#define TLB_INVALIDATE(_type) \
19 tlbi _type; \
20 dsb ish; \
21 tlbi _type
22#else
23#define TLB_INVALIDATE(_type) \
24 tlbi _type
25#endif
26
Dan Handley2bd4ef22014-04-09 13:14:54 +010027
Achin Gupta4f6ad662013-10-25 09:08:21 +010028 .macro func_prologue
29 stp x29, x30, [sp, #-0x10]!
30 mov x29,sp
31 .endm
32
33 .macro func_epilogue
34 ldp x29, x30, [sp], #0x10
35 .endm
36
37
38 .macro dcache_line_size reg, tmp
Achin Gupta07f4e072014-02-02 12:02:23 +000039 mrs \tmp, ctr_el0
Achin Gupta4f6ad662013-10-25 09:08:21 +010040 ubfx \tmp, \tmp, #16, #4
Achin Gupta07f4e072014-02-02 12:02:23 +000041 mov \reg, #4
42 lsl \reg, \reg, \tmp
Achin Gupta4f6ad662013-10-25 09:08:21 +010043 .endm
44
45
46 .macro icache_line_size reg, tmp
Achin Gupta07f4e072014-02-02 12:02:23 +000047 mrs \tmp, ctr_el0
48 and \tmp, \tmp, #0xf
49 mov \reg, #4
50 lsl \reg, \reg, \tmp
Achin Gupta4f6ad662013-10-25 09:08:21 +010051 .endm
52
53
Achin Gupta4f6ad662013-10-25 09:08:21 +010054 .macro smc_check label
Andrew Thoelkef977ed82014-04-28 12:32:02 +010055 mrs x0, esr_el3
Achin Gupta4f6ad662013-10-25 09:08:21 +010056 ubfx x0, x0, #ESR_EC_SHIFT, #ESR_EC_LENGTH
57 cmp x0, #EC_AARCH64_SMC
58 b.ne $label
59 .endm
60
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +010061 /*
62 * Declare the exception vector table, enforcing it is aligned on a
63 * 2KB boundary, as required by the ARMv8 architecture.
Sandrine Bailleux618ba992016-05-24 16:22:59 +010064 * Use zero bytes as the fill value to be stored in the padding bytes
65 * so that it inserts illegal AArch64 instructions. This increases
66 * security, robustness and potentially facilitates debugging.
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +010067 */
Antonio Nino Diazc41f2062017-10-24 10:07:35 +010068 .macro vector_base label, section_name=.vectors
69 .section \section_name, "ax"
Sandrine Bailleux618ba992016-05-24 16:22:59 +010070 .align 11, 0
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +010071 \label:
72 .endm
73
74 /*
75 * Create an entry in the exception vector table, enforcing it is
76 * aligned on a 128-byte boundary, as required by the ARMv8 architecture.
Sandrine Bailleux618ba992016-05-24 16:22:59 +010077 * Use zero bytes as the fill value to be stored in the padding bytes
78 * so that it inserts illegal AArch64 instructions. This increases
79 * security, robustness and potentially facilitates debugging.
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +010080 */
Antonio Nino Diazc41f2062017-10-24 10:07:35 +010081 .macro vector_entry label, section_name=.vectors
Douglas Raillardefa50b52017-08-07 16:20:46 +010082 .cfi_sections .debug_frame
Antonio Nino Diazc41f2062017-10-24 10:07:35 +010083 .section \section_name, "ax"
Sandrine Bailleux618ba992016-05-24 16:22:59 +010084 .align 7, 0
Douglas Raillardefa50b52017-08-07 16:20:46 +010085 .type \label, %function
Douglas Raillardefa50b52017-08-07 16:20:46 +010086 .cfi_startproc
Sandrine Bailleux9e6ad6c2016-05-24 16:56:03 +010087 \label:
88 .endm
Achin Gupta4f6ad662013-10-25 09:08:21 +010089
Jeenu Viswambharana7934d62014-02-07 15:53:18 +000090 /*
Roberto Vargas95f30ab2018-04-17 11:31:43 +010091 * Add the bytes until fill the full exception vector, whose size is always
92 * 32 instructions. If there are more than 32 instructions in the
93 * exception vector then an error is emitted.
94 */
95 .macro end_vector_entry label
96 .cfi_endproc
97 .fill \label + (32 * 4) - .
98 .endm
99
100 /*
Soby Mathewb0082d22015-04-09 13:40:55 +0100101 * This macro calculates the base address of the current CPU's MP stack
102 * using the plat_my_core_pos() index, the name of the stack storage
103 * and the size of each stack
104 * Out: X0 = physical address of stack base
105 * Clobber: X30, X1, X2
106 */
107 .macro get_my_mp_stack _name, _size
108 bl plat_my_core_pos
109 ldr x2, =(\_name + \_size)
110 mov x1, #\_size
111 madd x0, x0, x1, x2
112 .endm
113
114 /*
Andrew Thoelke65668f92014-03-20 10:48:23 +0000115 * This macro calculates the base address of a UP stack using the
116 * name of the stack storage and the size of the stack
117 * Out: X0 = physical address of stack base
118 */
119 .macro get_up_stack _name, _size
120 ldr x0, =(\_name + \_size)
121 .endm
Soby Mathew066f7132014-07-14 16:57:23 +0100122
123 /*
124 * Helper macro to generate the best mov/movk combinations according
125 * the value to be moved. The 16 bits from '_shift' are tested and
126 * if not zero, they are moved into '_reg' without affecting
127 * other bits.
128 */
129 .macro _mov_imm16 _reg, _val, _shift
130 .if (\_val >> \_shift) & 0xffff
131 .if (\_val & (1 << \_shift - 1))
132 movk \_reg, (\_val >> \_shift) & 0xffff, LSL \_shift
133 .else
134 mov \_reg, \_val & (0xffff << \_shift)
135 .endif
136 .endif
137 .endm
138
139 /*
140 * Helper macro to load arbitrary values into 32 or 64-bit registers
141 * which generates the best mov/movk combinations. Many base addresses
142 * are 64KB aligned the macro will eliminate updating bits 15:0 in
143 * that case
144 */
145 .macro mov_imm _reg, _val
146 .if (\_val) == 0
147 mov \_reg, #0
148 .else
149 _mov_imm16 \_reg, (\_val), 0
150 _mov_imm16 \_reg, (\_val), 16
151 _mov_imm16 \_reg, (\_val), 32
152 _mov_imm16 \_reg, (\_val), 48
153 .endif
154 .endm
Dan Handleyea596682015-04-01 17:34:24 +0100155
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000156 /*
157 * Macro to mark instances where we're jumping to a function and don't
158 * expect a return. To provide the function being jumped to with
159 * additional information, we use 'bl' instruction to jump rather than
160 * 'b'.
161 *
162 * Debuggers infer the location of a call from where LR points to, which
163 * is usually the instruction after 'bl'. If this macro expansion
164 * happens to be the last location in a function, that'll cause the LR
165 * to point a location beyond the function, thereby misleading debugger
166 * back trace. We therefore insert a 'nop' after the function call for
167 * debug builds, unless 'skip_nop' parameter is non-zero.
168 */
169 .macro no_ret _func:req, skip_nop=0
170 bl \_func
171#if DEBUG
172 .ifeq \skip_nop
173 nop
174 .endif
175#endif
176 .endm
177
Jeenu Viswambharan54ec86a2017-01-19 14:23:36 +0000178 /*
179 * Reserve space for a spin lock in assembly file.
180 */
181 .macro define_asm_spinlock _name:req
182 .align SPINLOCK_ASM_ALIGN
183 \_name:
184 .space SPINLOCK_ASM_SIZE
185 .endm
186
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100187#if RAS_EXTENSION
188 .macro esb
189 .inst 0xd503221f
190 .endm
191#endif
192
Dan Handleyea596682015-04-01 17:34:24 +0100193#endif /* __ASM_MACROS_S__ */