blob: e28211cfa7e86db32eac499136664e51151b6bc1 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Soby Mathew7c6df5b2018-01-15 14:43:42 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <platform_def.h>
10
Dan Handley9df48042015-03-19 18:58:55 +000011#include <arch.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <bl1/bl1.h>
13#include <common/bl_common.h>
14#include <drivers/arm/sp805.h>
15#include <lib/utils.h>
16#include <lib/xlat_tables/xlat_tables_compat.h>
17#include <plat/common/platform.h>
18
Dan Handley9df48042015-03-19 18:58:55 +000019#include <arm_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000020#include <plat_arm.h>
Antonio Nino Diaz61aff002018-10-19 16:52:22 +010021
Sandrine Bailleuxd7c47502015-10-02 09:32:35 +010022#include "../../../bl1/bl1_private.h"
Dan Handley9df48042015-03-19 18:58:55 +000023
Dan Handley9df48042015-03-19 18:58:55 +000024/* Weak definitions may be overridden in specific ARM standard platform */
25#pragma weak bl1_early_platform_setup
26#pragma weak bl1_plat_arch_setup
27#pragma weak bl1_platform_setup
28#pragma weak bl1_plat_sec_mem_layout
Yatharth Kocharede39cb2016-11-14 12:01:04 +000029#pragma weak bl1_plat_prepare_exit
Sathees Balya22576072018-09-03 17:41:13 +010030#pragma weak bl1_plat_get_next_image_id
31#pragma weak plat_arm_bl1_fwu_needed
Dan Handley9df48042015-03-19 18:58:55 +000032
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010033#define MAP_BL1_TOTAL MAP_REGION_FLAT( \
34 bl1_tzram_layout.total_base, \
35 bl1_tzram_layout.total_size, \
36 MT_MEMORY | MT_RW | MT_SECURE)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010037/*
38 * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
39 * otherwise one region is defined containing both
40 */
41#if SEPARATE_CODE_AND_RODATA
42#define MAP_BL1_RO MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010043 BL_CODE_BASE, \
44 BL1_CODE_END - BL_CODE_BASE, \
Daniel Boulby4e97abd2018-07-16 14:09:15 +010045 MT_CODE | MT_SECURE), \
46 MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010047 BL1_RO_DATA_BASE, \
48 BL1_RO_DATA_END \
49 - BL_RO_DATA_BASE, \
50 MT_RO_DATA | MT_SECURE)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010051#else
52#define MAP_BL1_RO MAP_REGION_FLAT( \
53 BL_CODE_BASE, \
54 BL1_CODE_END - BL_CODE_BASE, \
55 MT_CODE | MT_SECURE)
56#endif
Dan Handley9df48042015-03-19 18:58:55 +000057
58/* Data structure which holds the extents of the trusted SRAM for BL1*/
59static meminfo_t bl1_tzram_layout;
60
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020061struct meminfo *bl1_plat_sec_mem_layout(void)
Dan Handley9df48042015-03-19 18:58:55 +000062{
63 return &bl1_tzram_layout;
64}
65
66/*******************************************************************************
67 * BL1 specific platform actions shared between ARM standard platforms.
68 ******************************************************************************/
69void arm_bl1_early_platform_setup(void)
70{
Dan Handley9df48042015-03-19 18:58:55 +000071
Juan Castillob6132f12015-10-06 14:01:35 +010072#if !ARM_DISABLE_TRUSTED_WDOG
73 /* Enable watchdog */
74 sp805_start(ARM_SP805_TWDG_BASE, ARM_TWDG_LOAD_VAL);
75#endif
76
Dan Handley9df48042015-03-19 18:58:55 +000077 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010078 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000079
80 /* Allow BL1 to see the whole Trusted RAM */
81 bl1_tzram_layout.total_base = ARM_BL_RAM_BASE;
82 bl1_tzram_layout.total_size = ARM_BL_RAM_SIZE;
Dan Handley9df48042015-03-19 18:58:55 +000083}
84
85void bl1_early_platform_setup(void)
86{
87 arm_bl1_early_platform_setup();
88
89 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000090 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +000091 * No need for locks as no other CPU is active.
92 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000093 plat_arm_interconnect_init();
Dan Handley9df48042015-03-19 18:58:55 +000094 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000095 * Enable Interconnect coherency for the primary CPU's cluster.
Dan Handley9df48042015-03-19 18:58:55 +000096 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000097 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +000098}
99
100/******************************************************************************
101 * Perform the very early platform specific architecture setup shared between
102 * ARM standard platforms. This only does basic initialization. Later
103 * architectural setup (bl1_arch_setup()) does not do anything platform
104 * specific.
105 *****************************************************************************/
106void arm_bl1_plat_arch_setup(void)
107{
Soby Mathewb9856482018-09-18 11:42:42 +0100108#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
109 /*
110 * Ensure ARM platforms don't use coherent memory in BL1 unless
111 * cryptocell integration is enabled.
112 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100113 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handley9df48042015-03-19 18:58:55 +0000114#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100115
116 const mmap_region_t bl_regions[] = {
117 MAP_BL1_TOTAL,
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100118 MAP_BL1_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100119#if USE_ROMLIB
120 ARM_MAP_ROMLIB_CODE,
121 ARM_MAP_ROMLIB_DATA,
Soby Mathewb9856482018-09-18 11:42:42 +0100122#endif
123#if ARM_CRYPTOCELL_INTEG
124 ARM_MAP_BL_COHERENT_RAM,
125#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100126 {0}
127 };
128
Roberto Vargas344ff022018-10-19 16:44:18 +0100129 setup_page_tables(bl_regions, plat_arm_get_mmap());
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100130#ifdef AARCH32
Antonio Nino Diaz533d3a82018-08-07 16:35:19 +0100131 enable_mmu_svc_mon(0);
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100132#else
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100133 enable_mmu_el3(0);
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100134#endif /* AARCH32 */
Roberto Vargase3adc372018-05-23 09:27:06 +0100135
136 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000137}
138
139void bl1_plat_arch_setup(void)
140{
141 arm_bl1_plat_arch_setup();
142}
143
144/*
145 * Perform the platform specific architecture setup shared between
146 * ARM standard platforms.
147 */
148void arm_bl1_platform_setup(void)
149{
150 /* Initialise the IO layer and register platform IO devices */
151 plat_arm_io_setup();
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000152 arm_load_tb_fw_config();
John Tsichritzisc34341a2018-07-30 13:41:52 +0100153#if TRUSTED_BOARD_BOOT
154 /* Share the Mbed TLS heap info with other images */
155 arm_bl1_set_mbedtls_heap();
156#endif /* TRUSTED_BOARD_BOOT */
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100157
Soby Mathewd969a7e2018-06-11 16:40:36 +0100158 /*
159 * Allow access to the System counter timer module and program
160 * counter frequency for non secure images during FWU
161 */
162 arm_configure_sys_timer();
163 write_cntfrq_el0(plat_get_syscnt_freq2());
Dan Handley9df48042015-03-19 18:58:55 +0000164}
165
166void bl1_platform_setup(void)
167{
168 arm_bl1_platform_setup();
169}
170
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000171void bl1_plat_prepare_exit(entry_point_info_t *ep_info)
172{
Juan Castillob6132f12015-10-06 14:01:35 +0100173#if !ARM_DISABLE_TRUSTED_WDOG
174 /* Disable watchdog before leaving BL1 */
175 sp805_stop(ARM_SP805_TWDG_BASE);
176#endif
177
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000178#ifdef EL3_PAYLOAD_BASE
179 /*
180 * Program the EL3 payload's entry point address into the CPUs mailbox
181 * in order to release secondary CPUs from their holding pen and make
182 * them jump there.
183 */
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100184 plat_arm_program_trusted_mailbox(ep_info->pc);
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000185 dsbsy();
186 sev();
187#endif
188}
Soby Mathew94273572018-03-07 11:32:04 +0000189
Sathees Balya22576072018-09-03 17:41:13 +0100190/*
191 * On Arm platforms, the FWU process is triggered when the FIP image has
192 * been tampered with.
193 */
194int plat_arm_bl1_fwu_needed(void)
195{
196 return (arm_io_is_toc_valid() != 1);
197}
198
Soby Mathew94273572018-03-07 11:32:04 +0000199/*******************************************************************************
200 * The following function checks if Firmware update is needed,
201 * by checking if TOC in FIP image is valid or not.
202 ******************************************************************************/
203unsigned int bl1_plat_get_next_image_id(void)
204{
Sathees Balya22576072018-09-03 17:41:13 +0100205 if (plat_arm_bl1_fwu_needed() != 0)
Soby Mathew94273572018-03-07 11:32:04 +0000206 return NS_BL1U_IMAGE_ID;
207
208 return BL2_IMAGE_ID;
209}