blob: bb5add819955418db5560ccfbac7bd68a91c1799 [file] [log] [blame]
Varun Wadekardc799302015-12-28 16:36:42 -08001/*
Max Shvetsovb932ee32020-01-24 13:48:53 +00002 * Copyright (c) 2016-2020, ARM Limited and Contributors. All rights reserved.
Varun Wadekar15f36262018-07-06 10:39:32 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Varun Wadekardc799302015-12-28 16:36:42 -08004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekardc799302015-12-28 16:36:42 -08006 */
7
Varun Wadekardc799302015-12-28 16:36:42 -08008#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <arch_helpers.h>
11#include <bl31/interrupt_mgmt.h>
Varun Wadekar10c32cb2020-03-31 18:42:59 -070012#include <bl31/ehf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <common/bl_common.h>
14#include <common/debug.h>
Varun Wadekardc799302015-12-28 16:36:42 -080015#include <context.h>
Varun Wadekardc799302015-12-28 16:36:42 -080016#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/el3_runtime/context_mgmt.h>
18#include <plat/common/platform.h>
19
Varun Wadekarc6041c92018-01-26 10:33:42 -080020#if ENABLE_WDT_LEGACY_FIQ_HANDLING
21#include <flowctrl.h>
22#endif
Varun Wadekardc799302015-12-28 16:36:42 -080023#include <tegra_def.h>
24#include <tegra_private.h>
25
Varun Wadekarc6041c92018-01-26 10:33:42 -080026/* Legacy FIQ used by earlier Tegra platforms */
27#define LEGACY_FIQ_PPI_WDT 28U
28
Varun Wadekar10c32cb2020-03-31 18:42:59 -070029/* Install priority level descriptors for each dispatcher */
30ehf_pri_desc_t plat_exceptions[] = {
31 EHF_PRI_DESC(PLAT_PRI_BITS, PLAT_TEGRA_WDT_PRIO),
32};
33
34/* Expose priority descriptors to Exception Handling Framework */
35EHF_REGISTER_PRIORITIES(plat_exceptions, ARRAY_SIZE(plat_exceptions),
36 PLAT_PRI_BITS);
37
Varun Wadekardc799302015-12-28 16:36:42 -080038/*******************************************************************************
39 * Static variables
40 ******************************************************************************/
41static uint64_t ns_fiq_handler_addr;
Anthony Zhoud1d39a42017-02-24 14:44:21 +080042static uint32_t fiq_handler_active;
Varun Wadekardc799302015-12-28 16:36:42 -080043static pcpu_fiq_state_t fiq_state[PLATFORM_CORE_COUNT];
44
45/*******************************************************************************
46 * Handler for FIQ interrupts
47 ******************************************************************************/
Varun Wadekar10c32cb2020-03-31 18:42:59 -070048static int tegra_fiq_interrupt_handler(unsigned int id, unsigned int flags,
49 void *handle, void *cookie)
Varun Wadekardc799302015-12-28 16:36:42 -080050{
51 cpu_context_t *ctx = cm_get_context(NON_SECURE);
52 el3_state_t *el3state_ctx = get_el3state_ctx(ctx);
Anthony Zhoud1d39a42017-02-24 14:44:21 +080053 uint32_t cpu = plat_my_core_pos();
Varun Wadekardc799302015-12-28 16:36:42 -080054
Anthony Zhoua2e96ad2017-05-08 20:29:33 +080055 (void)flags;
56 (void)handle;
57 (void)cookie;
58
Varun Wadekardc799302015-12-28 16:36:42 -080059 /*
Varun Wadekar6e62ad92018-01-04 13:41:27 -080060 * Jump to NS world only if the NS world's FIQ handler has
61 * been registered
Varun Wadekardc799302015-12-28 16:36:42 -080062 */
Varun Wadekar6e62ad92018-01-04 13:41:27 -080063 if (ns_fiq_handler_addr != 0U) {
64
65 /*
66 * The FIQ was generated when the execution was in the non-secure
67 * world. Save the context registers to start with.
68 */
69 cm_el1_sysregs_context_save(NON_SECURE);
70
71 /*
72 * Save elr_el3 and spsr_el3 from the saved context, and overwrite
73 * the context with the NS fiq_handler_addr and SPSR value.
74 */
75 fiq_state[cpu].elr_el3 = read_ctx_reg((el3state_ctx), (uint32_t)(CTX_ELR_EL3));
76 fiq_state[cpu].spsr_el3 = read_ctx_reg((el3state_ctx), (uint32_t)(CTX_SPSR_EL3));
77
78 /*
79 * Set the new ELR to continue execution in the NS world using the
80 * FIQ handler registered earlier.
81 */
82 cm_set_elr_el3(NON_SECURE, ns_fiq_handler_addr);
83 }
Varun Wadekarc6041c92018-01-26 10:33:42 -080084
85#if ENABLE_WDT_LEGACY_FIQ_HANDLING
86 /*
87 * Tegra platforms that use LEGACY_FIQ as the watchdog timer FIQ
88 * need to issue an IPI to other CPUs, to allow them to handle
89 * the "system hung" scenario. This interrupt is passed to the GICD
90 * via the Flow Controller. So, once we receive this interrupt,
91 * disable the routing so that we can mark it as "complete" in the
92 * GIC later.
93 */
Varun Wadekar10c32cb2020-03-31 18:42:59 -070094 if (id == LEGACY_FIQ_PPI_WDT) {
Varun Wadekarc6041c92018-01-26 10:33:42 -080095 tegra_fc_disable_fiq_to_ccplex_routing();
96 }
97#endif
Varun Wadekardc799302015-12-28 16:36:42 -080098
99 /*
100 * Mark this interrupt as complete to avoid a FIQ storm.
101 */
Varun Wadekar10c32cb2020-03-31 18:42:59 -0700102 plat_ic_end_of_interrupt(id);
Varun Wadekardc799302015-12-28 16:36:42 -0800103
Varun Wadekardc799302015-12-28 16:36:42 -0800104 return 0;
105}
106
107/*******************************************************************************
108 * Setup handler for FIQ interrupts
109 ******************************************************************************/
110void tegra_fiq_handler_setup(void)
111{
Varun Wadekardc799302015-12-28 16:36:42 -0800112 /* return if already registered */
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800113 if (fiq_handler_active == 0U) {
114 /*
115 * Register an interrupt handler for FIQ interrupts generated for
116 * NS interrupt sources
117 */
Varun Wadekar10c32cb2020-03-31 18:42:59 -0700118 ehf_register_priority_handler(PLAT_TEGRA_WDT_PRIO, tegra_fiq_interrupt_handler);
Varun Wadekardc799302015-12-28 16:36:42 -0800119
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800120 /* handler is now active */
121 fiq_handler_active = 1;
122 }
Varun Wadekardc799302015-12-28 16:36:42 -0800123}
124
125/*******************************************************************************
126 * Validate and store NS world's entrypoint for FIQ interrupts
127 ******************************************************************************/
128void tegra_fiq_set_ns_entrypoint(uint64_t entrypoint)
129{
130 ns_fiq_handler_addr = entrypoint;
131}
132
133/*******************************************************************************
134 * Handler to return the NS EL1/EL0 CPU context
135 ******************************************************************************/
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800136int32_t tegra_fiq_get_intr_context(void)
Varun Wadekardc799302015-12-28 16:36:42 -0800137{
138 cpu_context_t *ctx = cm_get_context(NON_SECURE);
139 gp_regs_t *gpregs_ctx = get_gpregs_ctx(ctx);
Max Shvetsovb932ee32020-01-24 13:48:53 +0000140 const el1_sysregs_t *el1state_ctx = get_el1_sysregs_ctx(ctx);
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800141 uint32_t cpu = plat_my_core_pos();
Varun Wadekardc799302015-12-28 16:36:42 -0800142 uint64_t val;
143
144 /*
145 * We store the ELR_EL3, SPSR_EL3, SP_EL0 and SP_EL1 registers so
146 * that el3_exit() sends these values back to the NS world.
147 */
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800148 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X0), (fiq_state[cpu].elr_el3));
149 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X1), (fiq_state[cpu].spsr_el3));
Varun Wadekardc799302015-12-28 16:36:42 -0800150
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800151 val = read_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_SP_EL0));
152 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X2), (val));
Varun Wadekardc799302015-12-28 16:36:42 -0800153
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800154 val = read_ctx_reg((el1state_ctx), (uint32_t)(CTX_SP_EL1));
155 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X3), (val));
Varun Wadekardc799302015-12-28 16:36:42 -0800156
157 return 0;
158}