blob: 16508093ea2de2b4919d0a07fb6a2b49e2767f56 [file] [log] [blame]
Varun Wadekar921b9062015-08-25 17:03:14 +05301/*
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +01002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekar921b9062015-08-25 17:03:14 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekar921b9062015-08-25 17:03:14 +05305 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <string.h>
8
Varun Wadekar93bed2a2016-03-18 13:07:33 -07009#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <common/debug.h>
11#include <lib/mmio.h>
12
Varun Wadekarabd153c2015-09-14 09:31:39 +053013#include <mce.h>
Varun Wadekar8304fc82017-10-25 11:52:07 -070014#include <tegra186_private.h>
Varun Wadekarabd153c2015-09-14 09:31:39 +053015#include <tegra_def.h>
Varun Wadekar93bed2a2016-03-18 13:07:33 -070016#include <tegra_private.h>
Varun Wadekarabd153c2015-09-14 09:31:39 +053017
Anthony Zhoufaad3462017-03-21 15:50:09 +080018#define MISCREG_AA64_RST_LOW 0x2004U
19#define MISCREG_AA64_RST_HIGH 0x2008U
Varun Wadekarabd153c2015-09-14 09:31:39 +053020
Anthony Zhoufaad3462017-03-21 15:50:09 +080021#define SCRATCH_SECURE_RSV1_SCRATCH_0 0x658U
22#define SCRATCH_SECURE_RSV1_SCRATCH_1 0x65CU
Varun Wadekarabd153c2015-09-14 09:31:39 +053023
Anthony Zhoufaad3462017-03-21 15:50:09 +080024#define CPU_RESET_MODE_AA64 1U
Varun Wadekarabd153c2015-09-14 09:31:39 +053025
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010026extern void memcpy16(void *dest, const void *src, unsigned int length);
27
Varun Wadekar921b9062015-08-25 17:03:14 +053028/*******************************************************************************
29 * Setup secondary CPU vectors
30 ******************************************************************************/
31void plat_secondary_setup(void)
32{
Varun Wadekarabd153c2015-09-14 09:31:39 +053033 uint32_t addr_low, addr_high;
Anthony Zhoufaad3462017-03-21 15:50:09 +080034 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
Varun Wadekar8304fc82017-10-25 11:52:07 -070035 uint64_t cpu_reset_handler_base, cpu_reset_handler_size;
Varun Wadekarabd153c2015-09-14 09:31:39 +053036
37 INFO("Setting up secondary CPU boot\n");
38
Varun Wadekar8304fc82017-10-25 11:52:07 -070039 /*
40 * The BL31 code resides in the TZSRAM which loses state
41 * when we enter System Suspend. Copy the wakeup trampoline
42 * code to TZDRAM to help us exit from System Suspend.
43 */
44 cpu_reset_handler_base = tegra186_get_cpu_reset_handler_base();
45 cpu_reset_handler_size = tegra186_get_cpu_reset_handler_size();
46 (void)memcpy16((void *)(uintptr_t)params_from_bl2->tzdram_base,
47 (const void *)(uintptr_t)cpu_reset_handler_base,
48 cpu_reset_handler_size);
Varun Wadekar93bed2a2016-03-18 13:07:33 -070049
Varun Wadekar8304fc82017-10-25 11:52:07 -070050 /* TZDRAM base will be used as the "resume" address */
51 addr_low = (uint32_t)params_from_bl2->tzdram_base | CPU_RESET_MODE_AA64;
52 addr_high = (uint32_t)((params_from_bl2->tzdram_base >> 32U) & 0x7ffU);
Varun Wadekarabd153c2015-09-14 09:31:39 +053053
54 /* write lower 32 bits first, then the upper 11 bits */
55 mmio_write_32(TEGRA_MISC_BASE + MISCREG_AA64_RST_LOW, addr_low);
56 mmio_write_32(TEGRA_MISC_BASE + MISCREG_AA64_RST_HIGH, addr_high);
57
58 /* save reset vector to be used during SYSTEM_SUSPEND exit */
Steven Kao186485e2017-10-23 18:22:09 +080059 mmio_write_32(TEGRA_SCRATCH_BASE + SCRATCH_RESET_VECTOR_LO,
Varun Wadekarabd153c2015-09-14 09:31:39 +053060 addr_low);
Steven Kao186485e2017-10-23 18:22:09 +080061 mmio_write_32(TEGRA_SCRATCH_BASE + SCRATCH_RESET_VECTOR_HI,
Varun Wadekarabd153c2015-09-14 09:31:39 +053062 addr_high);
63
64 /* update reset vector address to the CCPLEX */
Anthony Zhoufaad3462017-03-21 15:50:09 +080065 (void)mce_update_reset_vector();
Varun Wadekar921b9062015-08-25 17:03:14 +053066}