blob: 779532e9eaef1f5c62279b066abc1ea9a5f44a56 [file] [log] [blame]
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00001/*
2 * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00005 */
6
7#ifndef __XLAT_TABLES_DEFS_H__
8#define __XLAT_TABLES_DEFS_H__
9
Scott Brandenbf404c02017-04-10 11:45:52 -070010#include <utils_def.h>
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000011
12/* Miscellaneous MMU related constants */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070013#define NUM_2MB_IN_GB (U(1) << 9)
14#define NUM_4K_IN_2MB (U(1) << 9)
15#define NUM_GB_IN_4GB (U(1) << 2)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000016
Varun Wadekarc6a11f62017-05-25 18:04:48 -070017#define TWO_MB_SHIFT U(21)
18#define ONE_GB_SHIFT U(30)
19#define FOUR_KB_SHIFT U(12)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000020
21#define ONE_GB_INDEX(x) ((x) >> ONE_GB_SHIFT)
22#define TWO_MB_INDEX(x) ((x) >> TWO_MB_SHIFT)
23#define FOUR_KB_INDEX(x) ((x) >> FOUR_KB_SHIFT)
24
Varun Wadekarc6a11f62017-05-25 18:04:48 -070025#define INVALID_DESC U(0x0)
26#define BLOCK_DESC U(0x1) /* Table levels 0-2 */
27#define TABLE_DESC U(0x3) /* Table levels 0-2 */
28#define PAGE_DESC U(0x3) /* Table level 3 */
29#define DESC_MASK U(0x3)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000030
31#define FIRST_LEVEL_DESC_N ONE_GB_SHIFT
32#define SECOND_LEVEL_DESC_N TWO_MB_SHIFT
33#define THIRD_LEVEL_DESC_N FOUR_KB_SHIFT
34
Antonio Nino Diazefabaa92017-04-27 13:30:22 +010035/* XN: Translation regimes that support one VA range (EL2 and EL3). */
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000036#define XN (ULL(1) << 2)
Antonio Nino Diazefabaa92017-04-27 13:30:22 +010037/* UXN, PXN: Translation regimes that support two VA ranges (EL1&0). */
38#define UXN (ULL(1) << 2)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000039#define PXN (ULL(1) << 1)
40#define CONT_HINT (ULL(1) << 0)
41#define UPPER_ATTRS(x) (((x) & ULL(0x7)) << 52)
42
Varun Wadekarc6a11f62017-05-25 18:04:48 -070043#define NON_GLOBAL (U(1) << 9)
44#define ACCESS_FLAG (U(1) << 8)
45#define NSH (U(0x0) << 6)
46#define OSH (U(0x2) << 6)
47#define ISH (U(0x3) << 6)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000048
49#define TABLE_ADDR_MASK ULL(0x0000FFFFFFFFF000)
50
51#define PAGE_SIZE_SHIFT FOUR_KB_SHIFT /* 4, 16 or 64 KB */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070052#define PAGE_SIZE (U(1) << PAGE_SIZE_SHIFT)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000053#define PAGE_SIZE_MASK (PAGE_SIZE - 1)
54#define IS_PAGE_ALIGNED(addr) (((addr) & PAGE_SIZE_MASK) == 0)
55
Varun Wadekarc6a11f62017-05-25 18:04:48 -070056#define XLAT_ENTRY_SIZE_SHIFT U(3) /* Each MMU table entry is 8 bytes (1 << 3) */
57#define XLAT_ENTRY_SIZE (U(1) << XLAT_ENTRY_SIZE_SHIFT)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000058
59#define XLAT_TABLE_SIZE_SHIFT PAGE_SIZE_SHIFT /* Size of one complete table */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070060#define XLAT_TABLE_SIZE (U(1) << XLAT_TABLE_SIZE_SHIFT)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000061
Varun Wadekarc6a11f62017-05-25 18:04:48 -070062#define XLAT_TABLE_LEVEL_MAX U(3)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000063
64/* Values for number of entries in each MMU translation table */
65#define XLAT_TABLE_ENTRIES_SHIFT (XLAT_TABLE_SIZE_SHIFT - XLAT_ENTRY_SIZE_SHIFT)
Varun Wadekarc6a11f62017-05-25 18:04:48 -070066#define XLAT_TABLE_ENTRIES (U(1) << XLAT_TABLE_ENTRIES_SHIFT)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000067#define XLAT_TABLE_ENTRIES_MASK (XLAT_TABLE_ENTRIES - 1)
68
69/* Values to convert a memory address to an index into a translation table */
70#define L3_XLAT_ADDRESS_SHIFT PAGE_SIZE_SHIFT
71#define L2_XLAT_ADDRESS_SHIFT (L3_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
72#define L1_XLAT_ADDRESS_SHIFT (L2_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
73#define L0_XLAT_ADDRESS_SHIFT (L1_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
74#define XLAT_ADDR_SHIFT(level) (PAGE_SIZE_SHIFT + \
75 ((XLAT_TABLE_LEVEL_MAX - (level)) * XLAT_TABLE_ENTRIES_SHIFT))
76
77#define XLAT_BLOCK_SIZE(level) ((u_register_t)1 << XLAT_ADDR_SHIFT(level))
78/* Mask to get the bits used to index inside a block of a certain level */
79#define XLAT_BLOCK_MASK(level) (XLAT_BLOCK_SIZE(level) - 1)
80/* Mask to get the address bits common to a block of a certain table level*/
81#define XLAT_ADDR_MASK(level) (~XLAT_BLOCK_MASK(level))
82
83/*
84 * AP[1] bit is ignored by hardware and is
85 * treated as if it is One in EL2/EL3
86 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070087#define AP_RO (U(0x1) << 5)
88#define AP_RW (U(0x0) << 5)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000089
Varun Wadekarc6a11f62017-05-25 18:04:48 -070090#define NS (U(0x1) << 3)
91#define ATTR_NON_CACHEABLE_INDEX U(0x2)
92#define ATTR_DEVICE_INDEX U(0x1)
93#define ATTR_IWBWA_OWBWA_NTR_INDEX U(0x0)
94#define LOWER_ATTRS(x) (((x) & U(0xfff)) << 2)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000095/* Normal Memory, Outer Write-Through non-transient, Inner Non-cacheable */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070096#define ATTR_NON_CACHEABLE U(0x44)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000097/* Device-nGnRE */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070098#define ATTR_DEVICE U(0x4)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000099/* Normal Memory, Outer Write-Back non-transient, Inner Write-Back non-transient */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700100#define ATTR_IWBWA_OWBWA_NTR U(0xff)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000101#define MAIR_ATTR_SET(attr, index) ((attr) << ((index) << 3))
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700102#define ATTR_INDEX_MASK U(0x3)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000103#define ATTR_INDEX_GET(attr) (((attr) >> 2) & ATTR_INDEX_MASK)
104
105/*
106 * Flags to override default values used to program system registers while
107 * enabling the MMU.
108 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700109#define DISABLE_DCACHE (U(1) << 0)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000110
Summer Qindaf5dbb2017-03-16 17:16:34 +0000111/*
112 * This flag marks the translation tables are Non-cacheable for MMU accesses.
113 * If the flag is not specified, by default the tables are cacheable.
114 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700115#define XLAT_TABLE_NC (U(1) << 1)
Summer Qindaf5dbb2017-03-16 17:16:34 +0000116
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000117#endif /* __XLAT_TABLES_DEFS_H__ */