Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved. |
| 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #include <arch.h> |
| 8 | #include <arch_helpers.h> |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 9 | #include <assert.h> |
| 10 | #include <bl31.h> |
| 11 | #include <bl_common.h> |
| 12 | #include <console.h> |
| 13 | #include <cortex_a53.h> |
| 14 | #include <debug.h> |
| 15 | #include <errno.h> |
| 16 | #include <generic_delay_timer.h> |
| 17 | #include <mmio.h> |
| 18 | #include <plat_arm.h> |
| 19 | #include <platform.h> |
| 20 | #include <stddef.h> |
| 21 | #include <string.h> |
| 22 | #include "hi3798cv200.h" |
| 23 | #include "plat_private.h" |
| 24 | #include "platform_def.h" |
| 25 | |
| 26 | /* Memory ranges for code and RO data sections */ |
| 27 | #define BL31_RO_BASE (unsigned long)(&__RO_START__) |
| 28 | #define BL31_RO_LIMIT (unsigned long)(&__RO_END__) |
| 29 | |
| 30 | /* Memory ranges for coherent memory section */ |
| 31 | #define BL31_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__) |
| 32 | #define BL31_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__) |
| 33 | |
Jiancheng Xue | b88b08a | 2017-08-28 18:55:43 +0800 | [diff] [blame] | 34 | #define TZPC_SEC_ATTR_CTRL_VALUE (0x9DB98D45) |
| 35 | |
Victor Chong | 662556a | 2017-10-28 01:59:41 +0900 | [diff] [blame] | 36 | static entry_point_info_t bl32_image_ep_info; |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 37 | static entry_point_info_t bl33_image_ep_info; |
| 38 | |
Jiancheng Xue | b88b08a | 2017-08-28 18:55:43 +0800 | [diff] [blame] | 39 | static void hisi_tzpc_sec_init(void) |
| 40 | { |
| 41 | mmio_write_32(HISI_TZPC_SEC_ATTR_CTRL, TZPC_SEC_ATTR_CTRL_VALUE); |
| 42 | } |
| 43 | |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 44 | entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) |
| 45 | { |
Victor Chong | 662556a | 2017-10-28 01:59:41 +0900 | [diff] [blame] | 46 | entry_point_info_t *next_image_info; |
| 47 | |
| 48 | assert(sec_state_is_valid(type)); |
| 49 | next_image_info = (type == NON_SECURE) |
| 50 | ? &bl33_image_ep_info : &bl32_image_ep_info; |
| 51 | /* |
| 52 | * None of the images on the ARM development platforms can have 0x0 |
| 53 | * as the entrypoint |
| 54 | */ |
| 55 | if (next_image_info->pc) |
| 56 | return next_image_info; |
| 57 | else |
| 58 | return NULL; |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 59 | } |
| 60 | |
Victor Chong | 175dd8a | 2018-02-01 00:35:22 +0900 | [diff] [blame] | 61 | /******************************************************************************* |
| 62 | * Perform any BL31 early platform setup common to ARM standard platforms. |
| 63 | * Here is an opportunity to copy parameters passed by the calling EL (S-EL1 |
| 64 | * in BL2 & S-EL3 in BL1) before they are lost (potentially). This needs to be |
| 65 | * done before the MMU is initialized so that the memory layout can be used |
| 66 | * while creating page tables. BL2 has flushed this information to memory, so |
| 67 | * we are guaranteed to pick up good data. |
| 68 | ******************************************************************************/ |
Antonio Nino Diaz | e93cde1 | 2018-09-24 17:15:15 +0100 | [diff] [blame] | 69 | void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, |
| 70 | u_register_t arg2, u_register_t arg3) |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 71 | { |
Antonio Nino Diaz | e93cde1 | 2018-09-24 17:15:15 +0100 | [diff] [blame] | 72 | void *from_bl2; |
| 73 | |
| 74 | from_bl2 = (void *) arg0; |
| 75 | |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 76 | console_init(PL011_UART0_BASE, PL011_UART0_CLK_IN_HZ, PL011_BAUDRATE); |
| 77 | |
| 78 | /* Init console for crash report */ |
| 79 | plat_crash_console_init(); |
| 80 | |
Victor Chong | 175dd8a | 2018-02-01 00:35:22 +0900 | [diff] [blame] | 81 | /* |
| 82 | * Check params passed from BL2 should not be NULL, |
| 83 | */ |
Antonio Nino Diaz | e93cde1 | 2018-09-24 17:15:15 +0100 | [diff] [blame] | 84 | bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2; |
| 85 | |
Victor Chong | 175dd8a | 2018-02-01 00:35:22 +0900 | [diff] [blame] | 86 | assert(params_from_bl2 != NULL); |
Antonio Nino Diaz | e93cde1 | 2018-09-24 17:15:15 +0100 | [diff] [blame] | 87 | assert(params_from_bl2->h.type == PARAM_BL_PARAMS); |
| 88 | assert(params_from_bl2->h.version >= VERSION_2); |
| 89 | |
| 90 | bl_params_node_t *bl_params = params_from_bl2->head; |
Victor Chong | 662556a | 2017-10-28 01:59:41 +0900 | [diff] [blame] | 91 | |
| 92 | /* |
Antonio Nino Diaz | e93cde1 | 2018-09-24 17:15:15 +0100 | [diff] [blame] | 93 | * Copy BL33 and BL32 (if present), entry point information. |
Victor Chong | 662556a | 2017-10-28 01:59:41 +0900 | [diff] [blame] | 94 | * They are stored in Secure RAM, in BL2's address space. |
| 95 | */ |
Antonio Nino Diaz | e93cde1 | 2018-09-24 17:15:15 +0100 | [diff] [blame] | 96 | while (bl_params) { |
| 97 | if (bl_params->image_id == BL32_IMAGE_ID) |
| 98 | bl32_image_ep_info = *bl_params->ep_info; |
| 99 | |
| 100 | if (bl_params->image_id == BL33_IMAGE_ID) |
| 101 | bl33_image_ep_info = *bl_params->ep_info; |
| 102 | |
| 103 | bl_params = bl_params->next_params_info; |
| 104 | } |
| 105 | |
| 106 | if (bl33_image_ep_info.pc == 0) |
| 107 | panic(); |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 108 | } |
| 109 | |
| 110 | void bl31_platform_setup(void) |
| 111 | { |
| 112 | /* Init arch timer */ |
| 113 | generic_delay_timer_init(); |
| 114 | |
| 115 | /* Init GIC distributor and CPU interface */ |
| 116 | plat_arm_gic_driver_init(); |
| 117 | plat_arm_gic_init(); |
Jiancheng Xue | b88b08a | 2017-08-28 18:55:43 +0800 | [diff] [blame] | 118 | |
| 119 | /* Init security properties of IP blocks */ |
| 120 | hisi_tzpc_sec_init(); |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 121 | } |
| 122 | |
| 123 | void bl31_plat_runtime_setup(void) |
| 124 | { |
| 125 | /* do nothing */ |
| 126 | } |
| 127 | |
| 128 | void bl31_plat_arch_setup(void) |
| 129 | { |
Victor Chong | 175dd8a | 2018-02-01 00:35:22 +0900 | [diff] [blame] | 130 | plat_configure_mmu_el3(BL31_BASE, |
| 131 | (BL31_LIMIT - BL31_BASE), |
Jorge Ramirez-Ortiz | a29d9a6 | 2017-06-28 10:11:31 +0200 | [diff] [blame] | 132 | BL31_RO_BASE, |
| 133 | BL31_RO_LIMIT, |
| 134 | BL31_COHERENT_RAM_BASE, |
| 135 | BL31_COHERENT_RAM_LIMIT); |
| 136 | |
| 137 | INFO("Boot BL33 from 0x%lx for %lu Bytes\n", |
| 138 | bl33_image_ep_info.pc, bl33_image_ep_info.args.arg2); |
| 139 | } |