blob: c781d3832180bb37fef1b074ee2a048e3f02075d [file] [log] [blame]
johpow01cd38ac42021-03-15 15:07:21 -05001/*
Sona Mathewed5e9762023-06-19 21:30:45 -05002 * Copyright (c) 2021-2023, Arm Limited. All rights reserved.
johpow01cd38ac42021-03-15 15:07:21 -05003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <common/bl_common.h>
Boyan Karatotevbdf953c2022-10-25 11:29:04 +010010#include <cortex_x3.h>
johpow01cd38ac42021-03-15 15:07:21 -050011#include <cpu_macros.S>
12#include <plat_macros.S>
Bipin Ravi32464ba2022-05-06 16:02:30 -050013#include "wa_cve_2022_23960_bhb_vector.S"
johpow01cd38ac42021-03-15 15:07:21 -050014
15/* Hardware handled coherency */
16#if HW_ASSISTED_COHERENCY == 0
Boyan Karatotevbdf953c2022-10-25 11:29:04 +010017#error "Cortex-X3 must be compiled with HW_ASSISTED_COHERENCY enabled"
johpow01cd38ac42021-03-15 15:07:21 -050018#endif
19
20/* 64-bit only core */
21#if CTX_INCLUDE_AARCH32_REGS == 1
Boyan Karatotevbdf953c2022-10-25 11:29:04 +010022#error "Cortex-X3 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
johpow01cd38ac42021-03-15 15:07:21 -050023#endif
24
Bipin Ravi32464ba2022-05-06 16:02:30 -050025#if WORKAROUND_CVE_2022_23960
Boyan Karatotevbdf953c2022-10-25 11:29:04 +010026 wa_cve_2022_23960_bhb_vector_table CORTEX_X3_BHB_LOOP_COUNT, cortex_x3
Bipin Ravi32464ba2022-05-06 16:02:30 -050027#endif /* WORKAROUND_CVE_2022_23960 */
28
Sona Mathewd928f482023-06-19 22:15:51 -050029workaround_runtime_start cortex_x3, ERRATUM(2313909), ERRATA_X3_2313909
Sona Mathew45c15242023-06-20 00:16:44 -050030 sysreg_bit_set CORTEX_X3_CPUACTLR2_EL1, CORTEX_X3_CPUACTLR2_EL1_BIT_36
Sona Mathewd928f482023-06-19 22:15:51 -050031workaround_runtime_end cortex_x3, ERRATUM(2313909), NO_ISB
Boyan Karatotev6559dbd2022-10-03 14:18:28 +010032
Sona Mathewd928f482023-06-19 22:15:51 -050033check_erratum_ls cortex_x3, ERRATUM(2313909), CPU_REV(1, 0)
Harrison Mutai82dd5ac2022-11-11 14:09:55 +000034
Sona Mathewd928f482023-06-19 22:15:51 -050035workaround_reset_start cortex_x3, ERRATUM(2615812), ERRATA_X3_2615812
Harrison Mutai82dd5ac2022-11-11 14:09:55 +000036 /* Disable retention control for WFI and WFE. */
37 mrs x0, CORTEX_X3_CPUPWRCTLR_EL1
38 bfi x0, xzr, #CORTEX_X3_CPUPWRCTLR_EL1_WFI_RET_CTRL_BITS_SHIFT, #3
39 bfi x0, xzr, #CORTEX_X3_CPUPWRCTLR_EL1_WFE_RET_CTRL_BITS_SHIFT, #3
40 msr CORTEX_X3_CPUPWRCTLR_EL1, x0
Sona Mathewd928f482023-06-19 22:15:51 -050041workaround_reset_end cortex_x3, ERRATUM(2615812)
Harrison Mutai82dd5ac2022-11-11 14:09:55 +000042
Sona Mathewd928f482023-06-19 22:15:51 -050043check_erratum_ls cortex_x3, ERRATUM(2615812), CPU_REV(1, 1)
Harrison Mutai82dd5ac2022-11-11 14:09:55 +000044
Sona Mathewd928f482023-06-19 22:15:51 -050045workaround_reset_start cortex_x3, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
46#if IMAGE_BL31
Sona Mathew45c15242023-06-20 00:16:44 -050047 override_vector_table wa_cve_vbar_cortex_x3
Sona Mathewd928f482023-06-19 22:15:51 -050048#endif /* IMAGE_BL31 */
49workaround_reset_end cortex_x3, CVE(2022, 23960)
50
51check_erratum_chosen cortex_x3, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
Sona Mathewed5e9762023-06-19 21:30:45 -050052
Sona Mathewd928f482023-06-19 22:15:51 -050053cpu_reset_func_start cortex_x3
Sona Mathewed5e9762023-06-19 21:30:45 -050054 /* Disable speculative loads */
55 msr SSBS, xzr
Sona Mathewd928f482023-06-19 22:15:51 -050056cpu_reset_func_end cortex_x3
Sona Mathewed5e9762023-06-19 21:30:45 -050057
58 /* ----------------------------------------------------
59 * HW will do the cache maintenance while powering down
60 * ----------------------------------------------------
61 */
62func cortex_x3_core_pwr_dwn
Sona Mathewd928f482023-06-19 22:15:51 -050063apply_erratum cortex_x3, ERRATUM(2313909), ERRATA_X3_2313909
Sona Mathewed5e9762023-06-19 21:30:45 -050064 /* ---------------------------------------------------
65 * Enable CPU power down bit in power control register
66 * ---------------------------------------------------
67 */
Sona Mathew45c15242023-06-20 00:16:44 -050068 sysreg_bit_set CORTEX_X3_CPUPWRCTLR_EL1, CORTEX_X3_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
Sona Mathewed5e9762023-06-19 21:30:45 -050069 isb
70 ret
71endfunc cortex_x3_core_pwr_dwn
72
Sona Mathewd928f482023-06-19 22:15:51 -050073errata_report_shim cortex_x3
Bipin Ravi32464ba2022-05-06 16:02:30 -050074
johpow01cd38ac42021-03-15 15:07:21 -050075 /* ---------------------------------------------
Boyan Karatotevbdf953c2022-10-25 11:29:04 +010076 * This function provides Cortex-X3-
johpow01cd38ac42021-03-15 15:07:21 -050077 * specific register information for crash
78 * reporting. It needs to return with x6
79 * pointing to a list of register names in ascii
80 * and x8 - x15 having values of registers to be
81 * reported.
82 * ---------------------------------------------
83 */
Boyan Karatotevbdf953c2022-10-25 11:29:04 +010084.section .rodata.cortex_x3_regs, "aS"
85cortex_x3_regs: /* The ascii list of register names to be reported */
johpow01cd38ac42021-03-15 15:07:21 -050086 .asciz "cpuectlr_el1", ""
87
Boyan Karatotevbdf953c2022-10-25 11:29:04 +010088func cortex_x3_cpu_reg_dump
89 adr x6, cortex_x3_regs
90 mrs x8, CORTEX_X3_CPUECTLR_EL1
johpow01cd38ac42021-03-15 15:07:21 -050091 ret
Boyan Karatotevbdf953c2022-10-25 11:29:04 +010092endfunc cortex_x3_cpu_reg_dump
johpow01cd38ac42021-03-15 15:07:21 -050093
Boyan Karatotevbdf953c2022-10-25 11:29:04 +010094declare_cpu_ops cortex_x3, CORTEX_X3_MIDR, \
95 cortex_x3_reset_func, \
96 cortex_x3_core_pwr_dwn