blob: 3fae407788383f79b1fa4209b7fca77b208b242f [file] [log] [blame]
Soren Brinkmann76fcae32016-03-06 20:16:27 -08001/*
Michal Simek2a47faa2023-04-14 08:43:51 +02002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Michal Simekb8eca3b2024-04-19 12:16:46 +02003 * Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved.
Soren Brinkmann76fcae32016-03-06 20:16:27 -08004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Soren Brinkmann76fcae32016-03-06 20:16:27 -08006 */
7
Soren Brinkmann76fcae32016-03-06 20:16:27 -08008#include <assert.h>
Isla Mitchelle3631462017-07-14 10:46:32 +01009#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch_helpers.h>
12#include <common/debug.h>
13#include <drivers/arm/gicv2.h>
14#include <lib/mmio.h>
15#include <lib/psci/psci.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000016#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <plat/common/platform.h>
18
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000019#include <plat_private.h>
Soren Brinkmann76fcae32016-03-06 20:16:27 -080020#include "pm_client.h"
Jay Buddhabhatti26e138a2022-12-21 23:03:35 -080021#include "zynqmp_pm_api_sys.h"
Soren Brinkmann76fcae32016-03-06 20:16:27 -080022
Venkatesh Yadav Abbarapuc9505352022-05-16 17:29:04 +053023static uintptr_t zynqmp_sec_entry;
Soren Brinkmann76fcae32016-03-06 20:16:27 -080024
Venkatesh Yadav Abbarapuc9505352022-05-16 17:29:04 +053025static void zynqmp_cpu_standby(plat_local_state_t cpu_state)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080026{
27 VERBOSE("%s: cpu_state: 0x%x\n", __func__, cpu_state);
28
29 dsb();
30 wfi();
31}
32
Venkatesh Yadav Abbarapue7c45382022-05-19 14:49:49 +053033static int32_t zynqmp_pwr_domain_on(u_register_t mpidr)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080034{
Maheedhar Bollapalliaed81282024-04-23 16:28:04 +053035 int32_t cpu_id = plat_core_pos_by_mpidr(mpidr);
Soren Brinkmann76fcae32016-03-06 20:16:27 -080036 const struct pm_proc *proc;
Ravi Patel2f34d362021-04-15 05:55:19 -070037 uint32_t buff[3];
38 enum pm_ret_status ret;
Maheedhar Bollapalli1660eb92024-11-04 08:44:54 +000039 int32_t result = PSCI_E_INTERN_FAIL;
Soren Brinkmann76fcae32016-03-06 20:16:27 -080040
41 VERBOSE("%s: mpidr: 0x%lx\n", __func__, mpidr);
42
Venkatesh Yadav Abbarapu987fad32022-04-29 13:52:00 +053043 if (cpu_id == -1) {
Maheedhar Bollapalli1660eb92024-11-04 08:44:54 +000044 goto exit_label;
Venkatesh Yadav Abbarapu987fad32022-04-29 13:52:00 +053045 }
Michal Simekb8eca3b2024-04-19 12:16:46 +020046
Soren Brinkmann76fcae32016-03-06 20:16:27 -080047 proc = pm_get_proc(cpu_id);
Ronak Jain807f41b2024-05-08 02:41:13 -070048 if (proc == NULL) {
Maheedhar Bollapalli1660eb92024-11-04 08:44:54 +000049 goto exit_label;
Michal Simekb8eca3b2024-04-19 12:16:46 +020050 }
Ravi Patel2f34d362021-04-15 05:55:19 -070051
52 /* Check the APU proc status before wakeup */
53 ret = pm_get_node_status(proc->node_id, buff);
54 if ((ret != PM_RET_SUCCESS) || (buff[0] == PM_PROC_STATE_SUSPENDING)) {
Maheedhar Bollapalli1660eb92024-11-04 08:44:54 +000055 goto exit_label;
Ravi Patel2f34d362021-04-15 05:55:19 -070056 }
57
Filip Drazicd7d62ce2017-02-07 12:03:56 +010058 /* Clear power down request */
59 pm_client_wakeup(proc);
Soren Brinkmann76fcae32016-03-06 20:16:27 -080060
61 /* Send request to PMU to wake up selected APU CPU core */
Maheedhar Bollapalli2ca45ef2024-04-22 16:23:16 +053062 (void)pm_req_wakeup(proc->node_id, 1, zynqmp_sec_entry, REQ_ACK_BLOCKING);
Soren Brinkmann76fcae32016-03-06 20:16:27 -080063
Maheedhar Bollapalli1660eb92024-11-04 08:44:54 +000064 result = PSCI_E_SUCCESS;
65
66exit_label:
67 return result;
Soren Brinkmann76fcae32016-03-06 20:16:27 -080068}
69
Soren Brinkmann76fcae32016-03-06 20:16:27 -080070static void zynqmp_pwr_domain_off(const psci_power_state_t *target_state)
71{
Venkatesh Yadav Abbarapue7c45382022-05-19 14:49:49 +053072 uint32_t cpu_id = plat_my_core_pos();
Soren Brinkmann76fcae32016-03-06 20:16:27 -080073 const struct pm_proc *proc = pm_get_proc(cpu_id);
74
Ronak Jain807f41b2024-05-08 02:41:13 -070075 if (proc == NULL) {
Michal Simekb8eca3b2024-04-19 12:16:46 +020076 return;
77 }
78
Venkatesh Yadav Abbarapu987fad32022-04-29 13:52:00 +053079 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) {
Soren Brinkmann76fcae32016-03-06 20:16:27 -080080 VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
81 __func__, i, target_state->pwr_domain_state[i]);
Venkatesh Yadav Abbarapu987fad32022-04-29 13:52:00 +053082 }
Soren Brinkmann76fcae32016-03-06 20:16:27 -080083
84 /* Prevent interrupts from spuriously waking up this cpu */
85 gicv2_cpuif_disable();
86
87 /*
88 * Send request to PMU to power down the appropriate APU CPU
89 * core.
90 * According to PSCI specification, CPU_off function does not
91 * have resume address and CPU core can only be woken up
92 * invoking CPU_on function, during which resume address will
93 * be set.
94 */
Maheedhar Bollapalli2ca45ef2024-04-22 16:23:16 +053095 (void)pm_self_suspend(proc->node_id, MAX_LATENCY, PM_STATE_CPU_IDLE, 0);
Soren Brinkmann76fcae32016-03-06 20:16:27 -080096}
97
Soren Brinkmann76fcae32016-03-06 20:16:27 -080098static void zynqmp_pwr_domain_suspend(const psci_power_state_t *target_state)
99{
Venkatesh Yadav Abbarapue7c45382022-05-19 14:49:49 +0530100 uint32_t state;
101 uint32_t cpu_id = plat_my_core_pos();
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800102 const struct pm_proc *proc = pm_get_proc(cpu_id);
103
Ronak Jain807f41b2024-05-08 02:41:13 -0700104 if (proc == NULL) {
Michal Simekb8eca3b2024-04-19 12:16:46 +0200105 return;
106 }
107
Nithin Gca75a502024-04-25 10:27:10 +0530108 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) {
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800109 VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
110 __func__, i, target_state->pwr_domain_state[i]);
Nithin Gca75a502024-04-25 10:27:10 +0530111 }
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800112
Maheedhar Bollapalli44385b72024-04-22 12:37:53 +0530113 state = (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) ?
Filip Drazic0bd9d0c2016-07-20 17:17:39 +0200114 PM_STATE_SUSPEND_TO_RAM : PM_STATE_CPU_IDLE;
115
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800116 /* Send request to PMU to suspend this core */
Maheedhar Bollapalli2ca45ef2024-04-22 16:23:16 +0530117 (void)pm_self_suspend(proc->node_id, MAX_LATENCY, state, zynqmp_sec_entry);
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800118
119 /* APU is to be turned off */
120 if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800121 /* disable coherency */
122 plat_arm_interconnect_exit_coherency();
123 }
124}
125
126static void zynqmp_pwr_domain_on_finish(const psci_power_state_t *target_state)
127{
Venkatesh Yadav Abbarapu987fad32022-04-29 13:52:00 +0530128 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) {
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800129 VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
130 __func__, i, target_state->pwr_domain_state[i]);
Venkatesh Yadav Abbarapu987fad32022-04-29 13:52:00 +0530131 }
Siva Durga Prasad Paladugu60bfbc92018-09-24 22:51:49 -0700132 plat_arm_gic_pcpu_init();
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800133 gicv2_cpuif_enable();
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800134}
135
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800136static void zynqmp_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
137{
Venkatesh Yadav Abbarapue7c45382022-05-19 14:49:49 +0530138 uint32_t cpu_id = plat_my_core_pos();
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800139 const struct pm_proc *proc = pm_get_proc(cpu_id);
140
Ronak Jain807f41b2024-05-08 02:41:13 -0700141 if (proc == NULL) {
Michal Simekb8eca3b2024-04-19 12:16:46 +0200142 return;
143 }
144
Venkatesh Yadav Abbarapu987fad32022-04-29 13:52:00 +0530145 for (size_t i = 0; i <= PLAT_MAX_PWR_LVL; i++) {
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800146 VERBOSE("%s: target_state->pwr_domain_state[%lu]=%x\n",
147 __func__, i, target_state->pwr_domain_state[i]);
Venkatesh Yadav Abbarapu987fad32022-04-29 13:52:00 +0530148 }
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800149
150 /* Clear the APU power control register for this cpu */
151 pm_client_wakeup(proc);
152
153 /* enable coherency */
154 plat_arm_interconnect_enter_coherency();
Soren Brinkmann3b6ebcb2016-02-18 21:16:35 -0800155 /* APU was turned off */
156 if (target_state->pwr_domain_state[1] > PLAT_MAX_RET_STATE) {
157 plat_arm_gic_init();
158 } else {
159 gicv2_cpuif_enable();
160 gicv2_pcpu_distif_init();
161 }
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800162}
163
164/*******************************************************************************
165 * ZynqMP handlers to shutdown/reboot the system
166 ******************************************************************************/
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800167
168static void __dead2 zynqmp_system_off(void)
169{
170 /* disable coherency */
171 plat_arm_interconnect_exit_coherency();
172
173 /* Send the power down request to the PMU */
Maheedhar Bollapalli2ca45ef2024-04-22 16:23:16 +0530174 (void)pm_system_shutdown((uint32_t)PMF_SHUTDOWN_TYPE_SHUTDOWN,
Siva Durga Prasad Paladugu1f80d3f2018-04-30 15:56:10 +0530175 pm_get_shutdown_scope());
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800176
Maheedhar Bollapalli3ab0d672024-04-22 15:10:45 +0530177 while (true) {
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800178 wfi();
Venkatesh Yadav Abbarapu987fad32022-04-29 13:52:00 +0530179 }
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800180}
181
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800182static void __dead2 zynqmp_system_reset(void)
183{
184 /* disable coherency */
185 plat_arm_interconnect_exit_coherency();
186
187 /* Send the system reset request to the PMU */
Maheedhar Bollapalli2ca45ef2024-04-22 16:23:16 +0530188 (void)pm_system_shutdown((uint32_t)PMF_SHUTDOWN_TYPE_RESET,
Siva Durga Prasad Paladugu1f80d3f2018-04-30 15:56:10 +0530189 pm_get_shutdown_scope());
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800190
Maheedhar Bollapalli3ab0d672024-04-22 15:10:45 +0530191 while (true) {
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800192 wfi();
Venkatesh Yadav Abbarapu987fad32022-04-29 13:52:00 +0530193 }
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800194}
195
Venkatesh Yadav Abbarapue7c45382022-05-19 14:49:49 +0530196static int32_t zynqmp_validate_power_state(uint32_t power_state,
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800197 psci_power_state_t *req_state)
198{
199 VERBOSE("%s: power_state: 0x%x\n", __func__, power_state);
200
Venkatesh Yadav Abbarapua2ca35d2022-07-04 11:40:27 +0530201 uint32_t pstate = psci_get_pstate_type(power_state);
Maheedhar Bollapalli1660eb92024-11-04 08:44:54 +0000202 int32_t result = PSCI_E_INVALID_PARAMS;
Stefan Krsmanovic3779c5c2016-05-09 18:00:47 +0200203
204 assert(req_state);
205
206 /* Sanity check the requested state */
Venkatesh Yadav Abbarapu987fad32022-04-29 13:52:00 +0530207 if (pstate == PSTATE_TYPE_STANDBY) {
Stefan Krsmanovic3779c5c2016-05-09 18:00:47 +0200208 req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE;
Venkatesh Yadav Abbarapu987fad32022-04-29 13:52:00 +0530209 } else {
Stefan Krsmanovic3779c5c2016-05-09 18:00:47 +0200210 req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE;
Venkatesh Yadav Abbarapu987fad32022-04-29 13:52:00 +0530211 }
Stefan Krsmanovic3779c5c2016-05-09 18:00:47 +0200212 /* We expect the 'state id' to be zero */
Maheedhar Bollapalli1660eb92024-11-04 08:44:54 +0000213 if (psci_get_pstate_id(power_state) == 0U) {
214 result = PSCI_E_SUCCESS;
Venkatesh Yadav Abbarapu987fad32022-04-29 13:52:00 +0530215 }
Stefan Krsmanovic3779c5c2016-05-09 18:00:47 +0200216
Maheedhar Bollapalli1660eb92024-11-04 08:44:54 +0000217 return result;
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800218}
219
Venkatesh Yadav Abbarapuc9505352022-05-16 17:29:04 +0530220static void zynqmp_get_sys_suspend_power_state(psci_power_state_t *req_state)
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800221{
222 req_state->pwr_domain_state[PSCI_CPU_PWR_LVL] = PLAT_MAX_OFF_STATE;
223 req_state->pwr_domain_state[1] = PLAT_MAX_OFF_STATE;
224}
225
226/*******************************************************************************
227 * Export the platform handlers to enable psci to invoke them
228 ******************************************************************************/
229static const struct plat_psci_ops zynqmp_psci_ops = {
230 .cpu_standby = zynqmp_cpu_standby,
231 .pwr_domain_on = zynqmp_pwr_domain_on,
232 .pwr_domain_off = zynqmp_pwr_domain_off,
233 .pwr_domain_suspend = zynqmp_pwr_domain_suspend,
234 .pwr_domain_on_finish = zynqmp_pwr_domain_on_finish,
235 .pwr_domain_suspend_finish = zynqmp_pwr_domain_suspend_finish,
236 .system_off = zynqmp_system_off,
237 .system_reset = zynqmp_system_reset,
238 .validate_power_state = zynqmp_validate_power_state,
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800239 .get_sys_suspend_power_state = zynqmp_get_sys_suspend_power_state,
240};
241
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800242/*******************************************************************************
243 * Export the platform specific power ops.
244 ******************************************************************************/
245int plat_setup_psci_ops(uintptr_t sec_entrypoint,
246 const struct plat_psci_ops **psci_ops)
247{
248 zynqmp_sec_entry = sec_entrypoint;
249
Siva Durga Prasad Paladugu40808bc2018-04-30 19:43:03 +0530250 *psci_ops = &zynqmp_psci_ops;
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800251
252 return 0;
253}