blob: 4a8a7eefe9e1520f06b1e5e44cb0cfaa602b8849 [file] [log] [blame]
Soby Mathew12012dd2015-10-26 14:01:53 +00001/*
Antonio Nino Diaza4210cb2018-08-21 09:44:43 +01002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Soby Mathew12012dd2015-10-26 14:01:53 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathew12012dd2015-10-26 14:01:53 +00005 */
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00006
Soby Mathew12012dd2015-10-26 14:01:53 +00007#include <assert.h>
Antonio Nino Diaza4210cb2018-08-21 09:44:43 +01008#include <stdbool.h>
Soby Mathew12012dd2015-10-26 14:01:53 +00009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <arch_helpers.h>
11#include <common/bl_common.h>
12#include <bl31/interrupt_mgmt.h>
13#include <drivers/arm/gic_common.h>
14#include <drivers/arm/gicv3.h>
15#include <lib/cassert.h>
16#include <plat/common/platform.h>
17
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090018#ifdef IMAGE_BL31
Soby Mathew12012dd2015-10-26 14:01:53 +000019
20/*
21 * The following platform GIC functions are weakly defined. They
22 * provide typical implementations that may be re-used by multiple
23 * platforms but may also be overridden by a platform if required.
24 */
25#pragma weak plat_ic_get_pending_interrupt_id
26#pragma weak plat_ic_get_pending_interrupt_type
27#pragma weak plat_ic_acknowledge_interrupt
28#pragma weak plat_ic_get_interrupt_type
29#pragma weak plat_ic_end_of_interrupt
30#pragma weak plat_interrupt_type_to_line
31
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +010032#pragma weak plat_ic_get_running_priority
Jeenu Viswambharan522a4652017-09-22 08:32:09 +010033#pragma weak plat_ic_is_spi
34#pragma weak plat_ic_is_ppi
35#pragma weak plat_ic_is_sgi
Jeenu Viswambharan24e70292017-09-22 08:32:09 +010036#pragma weak plat_ic_get_interrupt_active
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +010037#pragma weak plat_ic_enable_interrupt
38#pragma weak plat_ic_disable_interrupt
Jeenu Viswambharan447b89d2017-09-22 08:32:09 +010039#pragma weak plat_ic_set_interrupt_priority
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +010040#pragma weak plat_ic_set_interrupt_type
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +010041#pragma weak plat_ic_raise_el3_sgi
Jeenu Viswambharandce70b32017-09-22 08:32:09 +010042#pragma weak plat_ic_set_spi_routing
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +010043#pragma weak plat_ic_set_interrupt_pending
44#pragma weak plat_ic_clear_interrupt_pending
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +010045
Soby Mathew12012dd2015-10-26 14:01:53 +000046CASSERT((INTR_TYPE_S_EL1 == INTR_GROUP1S) &&
47 (INTR_TYPE_NS == INTR_GROUP1NS) &&
48 (INTR_TYPE_EL3 == INTR_GROUP0), assert_interrupt_type_mismatch);
49
50/*
51 * This function returns the highest priority pending interrupt at
52 * the Interrupt controller
53 */
54uint32_t plat_ic_get_pending_interrupt_id(void)
55{
56 unsigned int irqnr;
57
58 assert(IS_IN_EL3());
59 irqnr = gicv3_get_pending_interrupt_id();
Antonio Nino Diaza4210cb2018-08-21 09:44:43 +010060 return gicv3_is_intr_id_special_identifier(irqnr) ?
Soby Mathew12012dd2015-10-26 14:01:53 +000061 INTR_ID_UNAVAILABLE : irqnr;
62}
63
64/*
65 * This function returns the type of the highest priority pending interrupt
66 * at the Interrupt controller. In the case of GICv3, the Highest Priority
67 * Pending interrupt system register (`ICC_HPPIR0_EL1`) is read to determine
68 * the id of the pending interrupt. The type of interrupt depends upon the
69 * id value as follows.
70 * 1. id = PENDING_G1S_INTID (1020) is reported as a S-EL1 interrupt
71 * 2. id = PENDING_G1NS_INTID (1021) is reported as a Non-secure interrupt.
72 * 3. id = GIC_SPURIOUS_INTERRUPT (1023) is reported as an invalid interrupt
73 * type.
74 * 4. All other interrupt id's are reported as EL3 interrupt.
75 */
76uint32_t plat_ic_get_pending_interrupt_type(void)
77{
78 unsigned int irqnr;
Antonio Nino Diaza4210cb2018-08-21 09:44:43 +010079 uint32_t type;
Soby Mathew12012dd2015-10-26 14:01:53 +000080
81 assert(IS_IN_EL3());
82 irqnr = gicv3_get_pending_interrupt_type();
83
84 switch (irqnr) {
85 case PENDING_G1S_INTID:
Antonio Nino Diaza4210cb2018-08-21 09:44:43 +010086 type = INTR_TYPE_S_EL1;
87 break;
Soby Mathew12012dd2015-10-26 14:01:53 +000088 case PENDING_G1NS_INTID:
Antonio Nino Diaza4210cb2018-08-21 09:44:43 +010089 type = INTR_TYPE_NS;
90 break;
Soby Mathew12012dd2015-10-26 14:01:53 +000091 case GIC_SPURIOUS_INTERRUPT:
Antonio Nino Diaza4210cb2018-08-21 09:44:43 +010092 type = INTR_TYPE_INVAL;
93 break;
Soby Mathew12012dd2015-10-26 14:01:53 +000094 default:
Antonio Nino Diaza4210cb2018-08-21 09:44:43 +010095 type = INTR_TYPE_EL3;
96 break;
Soby Mathew12012dd2015-10-26 14:01:53 +000097 }
Antonio Nino Diaza4210cb2018-08-21 09:44:43 +010098
99 return type;
Soby Mathew12012dd2015-10-26 14:01:53 +0000100}
101
102/*
103 * This function returns the highest priority pending interrupt at
104 * the Interrupt controller and indicates to the Interrupt controller
105 * that the interrupt processing has started.
106 */
107uint32_t plat_ic_acknowledge_interrupt(void)
108{
109 assert(IS_IN_EL3());
110 return gicv3_acknowledge_interrupt();
111}
112
113/*
114 * This function returns the type of the interrupt `id`, depending on how
115 * the interrupt has been configured in the interrupt controller
116 */
117uint32_t plat_ic_get_interrupt_type(uint32_t id)
118{
119 assert(IS_IN_EL3());
120 return gicv3_get_interrupt_type(id, plat_my_core_pos());
121}
122
123/*
124 * This functions is used to indicate to the interrupt controller that
125 * the processing of the interrupt corresponding to the `id` has
126 * finished.
127 */
128void plat_ic_end_of_interrupt(uint32_t id)
129{
130 assert(IS_IN_EL3());
131 gicv3_end_of_interrupt(id);
132}
133
134/*
135 * An ARM processor signals interrupt exceptions through the IRQ and FIQ pins.
136 * The interrupt controller knows which pin/line it uses to signal a type of
137 * interrupt. It lets the interrupt management framework determine for a type of
138 * interrupt and security state, which line should be used in the SCR_EL3 to
139 * control its routing to EL3. The interrupt line is represented as the bit
140 * position of the IRQ or FIQ bit in the SCR_EL3.
141 */
142uint32_t plat_interrupt_type_to_line(uint32_t type,
143 uint32_t security_state)
144{
Antonio Nino Diaza4210cb2018-08-21 09:44:43 +0100145 assert((type == INTR_TYPE_S_EL1) ||
146 (type == INTR_TYPE_EL3) ||
147 (type == INTR_TYPE_NS));
Soby Mathew12012dd2015-10-26 14:01:53 +0000148
149 assert(sec_state_is_valid(security_state));
150 assert(IS_IN_EL3());
151
152 switch (type) {
153 case INTR_TYPE_S_EL1:
154 /*
155 * The S-EL1 interrupts are signaled as IRQ in S-EL0/1 contexts
156 * and as FIQ in the NS-EL0/1/2 contexts
157 */
158 if (security_state == SECURE)
159 return __builtin_ctz(SCR_IRQ_BIT);
160 else
161 return __builtin_ctz(SCR_FIQ_BIT);
Daniel Boulby8942a1b2018-06-22 14:16:03 +0100162 assert(0); /* Unreachable */
Soby Mathew12012dd2015-10-26 14:01:53 +0000163 case INTR_TYPE_NS:
164 /*
165 * The Non secure interrupts will be signaled as FIQ in S-EL0/1
166 * contexts and as IRQ in the NS-EL0/1/2 contexts.
167 */
168 if (security_state == SECURE)
169 return __builtin_ctz(SCR_FIQ_BIT);
170 else
171 return __builtin_ctz(SCR_IRQ_BIT);
Daniel Boulby8942a1b2018-06-22 14:16:03 +0100172 assert(0); /* Unreachable */
Soby Mathew12012dd2015-10-26 14:01:53 +0000173 case INTR_TYPE_EL3:
174 /*
175 * The EL3 interrupts are signaled as FIQ in both S-EL0/1 and
176 * NS-EL0/1/2 contexts
177 */
178 return __builtin_ctz(SCR_FIQ_BIT);
Jonathan Wrightb669ca72018-03-14 17:55:32 +0000179 default:
180 panic();
Soby Mathew12012dd2015-10-26 14:01:53 +0000181 }
182}
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +0100183
184unsigned int plat_ic_get_running_priority(void)
185{
186 return gicv3_get_running_priority();
187}
188
Jeenu Viswambharan522a4652017-09-22 08:32:09 +0100189int plat_ic_is_spi(unsigned int id)
190{
191 return (id >= MIN_SPI_ID) && (id <= MAX_SPI_ID);
192}
193
194int plat_ic_is_ppi(unsigned int id)
195{
196 return (id >= MIN_PPI_ID) && (id < MIN_SPI_ID);
197}
198
199int plat_ic_is_sgi(unsigned int id)
200{
201 return (id >= MIN_SGI_ID) && (id < MIN_PPI_ID);
202}
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100203
204unsigned int plat_ic_get_interrupt_active(unsigned int id)
205{
206 return gicv3_get_interrupt_active(id, plat_my_core_pos());
207}
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100208
209void plat_ic_enable_interrupt(unsigned int id)
210{
211 gicv3_enable_interrupt(id, plat_my_core_pos());
212}
213
214void plat_ic_disable_interrupt(unsigned int id)
215{
216 gicv3_disable_interrupt(id, plat_my_core_pos());
217}
Jeenu Viswambharan447b89d2017-09-22 08:32:09 +0100218
219void plat_ic_set_interrupt_priority(unsigned int id, unsigned int priority)
220{
221 gicv3_set_interrupt_priority(id, plat_my_core_pos(), priority);
222}
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100223
224int plat_ic_has_interrupt_type(unsigned int type)
225{
226 assert((type == INTR_TYPE_EL3) || (type == INTR_TYPE_S_EL1) ||
227 (type == INTR_TYPE_NS));
228 return 1;
229}
230
231void plat_ic_set_interrupt_type(unsigned int id, unsigned int type)
232{
233 gicv3_set_interrupt_type(id, plat_my_core_pos(), type);
234}
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100235
236void plat_ic_raise_el3_sgi(int sgi_num, u_register_t target)
237{
238 /* Target must be a valid MPIDR in the system */
239 assert(plat_core_pos_by_mpidr(target) >= 0);
240
241 /* Verify that this is a secure EL3 SGI */
Antonio Nino Diaza4210cb2018-08-21 09:44:43 +0100242 assert(plat_ic_get_interrupt_type((unsigned int)sgi_num) ==
243 INTR_TYPE_EL3);
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100244
Antonio Nino Diaza4210cb2018-08-21 09:44:43 +0100245 gicv3_raise_secure_g0_sgi((unsigned int)sgi_num, target);
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100246}
Jeenu Viswambharandce70b32017-09-22 08:32:09 +0100247
248void plat_ic_set_spi_routing(unsigned int id, unsigned int routing_mode,
249 u_register_t mpidr)
250{
251 unsigned int irm = 0;
252
253 switch (routing_mode) {
254 case INTR_ROUTING_MODE_PE:
255 assert(plat_core_pos_by_mpidr(mpidr) >= 0);
256 irm = GICV3_IRM_PE;
257 break;
258 case INTR_ROUTING_MODE_ANY:
259 irm = GICV3_IRM_ANY;
260 break;
261 default:
Daniel Boulby8942a1b2018-06-22 14:16:03 +0100262 assert(0); /* Unreachable */
Jonathan Wrightff957ed2018-03-14 15:24:00 +0000263 break;
Jeenu Viswambharandce70b32017-09-22 08:32:09 +0100264 }
265
266 gicv3_set_spi_routing(id, irm, mpidr);
267}
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +0100268
269void plat_ic_set_interrupt_pending(unsigned int id)
270{
271 /* Disallow setting SGIs pending */
272 assert(id >= MIN_PPI_ID);
273 gicv3_set_interrupt_pending(id, plat_my_core_pos());
274}
275
276void plat_ic_clear_interrupt_pending(unsigned int id)
277{
278 /* Disallow setting SGIs pending */
279 assert(id >= MIN_PPI_ID);
280 gicv3_clear_interrupt_pending(id, plat_my_core_pos());
281}
Jeenu Viswambharan62505072017-09-22 08:32:09 +0100282
283unsigned int plat_ic_set_priority_mask(unsigned int mask)
284{
285 return gicv3_set_pmr(mask);
286}
Jeenu Viswambharan055af4b2017-10-24 15:13:59 +0100287
288unsigned int plat_ic_get_interrupt_id(unsigned int raw)
289{
Antonio Nino Diaza4210cb2018-08-21 09:44:43 +0100290 unsigned int id = raw & INT_ID_MASK;
Jeenu Viswambharan055af4b2017-10-24 15:13:59 +0100291
Antonio Nino Diaza4210cb2018-08-21 09:44:43 +0100292 return gicv3_is_intr_id_special_identifier(id) ?
293 INTR_ID_UNAVAILABLE : id;
Jeenu Viswambharan055af4b2017-10-24 15:13:59 +0100294}
Soby Mathew12012dd2015-10-26 14:01:53 +0000295#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900296#ifdef IMAGE_BL32
Soby Mathew12012dd2015-10-26 14:01:53 +0000297
298#pragma weak plat_ic_get_pending_interrupt_id
299#pragma weak plat_ic_acknowledge_interrupt
300#pragma weak plat_ic_end_of_interrupt
301
Soby Mathew0d268dc2016-07-11 14:13:56 +0100302/* In AArch32, the secure group1 interrupts are targeted to Secure PL1 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700303#ifndef __aarch64__
Soby Mathew0d268dc2016-07-11 14:13:56 +0100304#define IS_IN_EL1() IS_IN_SECURE()
305#endif
306
Soby Mathew12012dd2015-10-26 14:01:53 +0000307/*
308 * This function returns the highest priority pending interrupt at
309 * the Interrupt controller
310 */
311uint32_t plat_ic_get_pending_interrupt_id(void)
312{
313 unsigned int irqnr;
314
315 assert(IS_IN_EL1());
316 irqnr = gicv3_get_pending_interrupt_id_sel1();
317 return (irqnr == GIC_SPURIOUS_INTERRUPT) ?
318 INTR_ID_UNAVAILABLE : irqnr;
319}
320
321/*
322 * This function returns the highest priority pending interrupt at
323 * the Interrupt controller and indicates to the Interrupt controller
324 * that the interrupt processing has started.
325 */
326uint32_t plat_ic_acknowledge_interrupt(void)
327{
328 assert(IS_IN_EL1());
329 return gicv3_acknowledge_interrupt_sel1();
330}
331
332/*
333 * This functions is used to indicate to the interrupt controller that
334 * the processing of the interrupt corresponding to the `id` has
335 * finished.
336 */
337void plat_ic_end_of_interrupt(uint32_t id)
338{
339 assert(IS_IN_EL1());
340 gicv3_end_of_interrupt_sel1(id);
341}
342#endif