blob: 5309d98cd91436236da5af7b7a1dc39fe96d9848 [file] [log] [blame]
Varun Wadekardc799302015-12-28 16:36:42 -08001/*
Max Shvetsovb932ee32020-01-24 13:48:53 +00002 * Copyright (c) 2016-2020, ARM Limited and Contributors. All rights reserved.
Varun Wadekar15f36262018-07-06 10:39:32 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Varun Wadekardc799302015-12-28 16:36:42 -08004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekardc799302015-12-28 16:36:42 -08006 */
7
Varun Wadekardc799302015-12-28 16:36:42 -08008#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <arch_helpers.h>
11#include <bl31/interrupt_mgmt.h>
Varun Wadekar10c32cb2020-03-31 18:42:59 -070012#include <bl31/ehf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <common/bl_common.h>
14#include <common/debug.h>
Varun Wadekardc799302015-12-28 16:36:42 -080015#include <context.h>
Varun Wadekardc799302015-12-28 16:36:42 -080016#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/el3_runtime/context_mgmt.h>
18#include <plat/common/platform.h>
19
Varun Wadekarc6041c92018-01-26 10:33:42 -080020#if ENABLE_WDT_LEGACY_FIQ_HANDLING
21#include <flowctrl.h>
22#endif
Varun Wadekardc799302015-12-28 16:36:42 -080023#include <tegra_def.h>
24#include <tegra_private.h>
25
Varun Wadekarc6041c92018-01-26 10:33:42 -080026/* Legacy FIQ used by earlier Tegra platforms */
27#define LEGACY_FIQ_PPI_WDT 28U
28
Varun Wadekardc799302015-12-28 16:36:42 -080029/*******************************************************************************
30 * Static variables
31 ******************************************************************************/
32static uint64_t ns_fiq_handler_addr;
Anthony Zhoud1d39a42017-02-24 14:44:21 +080033static uint32_t fiq_handler_active;
Varun Wadekardc799302015-12-28 16:36:42 -080034static pcpu_fiq_state_t fiq_state[PLATFORM_CORE_COUNT];
35
36/*******************************************************************************
37 * Handler for FIQ interrupts
38 ******************************************************************************/
Varun Wadekar10c32cb2020-03-31 18:42:59 -070039static int tegra_fiq_interrupt_handler(unsigned int id, unsigned int flags,
40 void *handle, void *cookie)
Varun Wadekardc799302015-12-28 16:36:42 -080041{
42 cpu_context_t *ctx = cm_get_context(NON_SECURE);
43 el3_state_t *el3state_ctx = get_el3state_ctx(ctx);
Anthony Zhoud1d39a42017-02-24 14:44:21 +080044 uint32_t cpu = plat_my_core_pos();
Varun Wadekardc799302015-12-28 16:36:42 -080045
Anthony Zhoua2e96ad2017-05-08 20:29:33 +080046 (void)flags;
47 (void)handle;
48 (void)cookie;
49
Varun Wadekardc799302015-12-28 16:36:42 -080050 /*
Varun Wadekar6e62ad92018-01-04 13:41:27 -080051 * Jump to NS world only if the NS world's FIQ handler has
52 * been registered
Varun Wadekardc799302015-12-28 16:36:42 -080053 */
Varun Wadekar6e62ad92018-01-04 13:41:27 -080054 if (ns_fiq_handler_addr != 0U) {
55
56 /*
57 * The FIQ was generated when the execution was in the non-secure
58 * world. Save the context registers to start with.
59 */
60 cm_el1_sysregs_context_save(NON_SECURE);
61
62 /*
63 * Save elr_el3 and spsr_el3 from the saved context, and overwrite
64 * the context with the NS fiq_handler_addr and SPSR value.
65 */
66 fiq_state[cpu].elr_el3 = read_ctx_reg((el3state_ctx), (uint32_t)(CTX_ELR_EL3));
67 fiq_state[cpu].spsr_el3 = read_ctx_reg((el3state_ctx), (uint32_t)(CTX_SPSR_EL3));
68
69 /*
70 * Set the new ELR to continue execution in the NS world using the
71 * FIQ handler registered earlier.
72 */
73 cm_set_elr_el3(NON_SECURE, ns_fiq_handler_addr);
74 }
Varun Wadekarc6041c92018-01-26 10:33:42 -080075
76#if ENABLE_WDT_LEGACY_FIQ_HANDLING
77 /*
78 * Tegra platforms that use LEGACY_FIQ as the watchdog timer FIQ
79 * need to issue an IPI to other CPUs, to allow them to handle
80 * the "system hung" scenario. This interrupt is passed to the GICD
81 * via the Flow Controller. So, once we receive this interrupt,
82 * disable the routing so that we can mark it as "complete" in the
83 * GIC later.
84 */
Varun Wadekar10c32cb2020-03-31 18:42:59 -070085 if (id == LEGACY_FIQ_PPI_WDT) {
Varun Wadekarc6041c92018-01-26 10:33:42 -080086 tegra_fc_disable_fiq_to_ccplex_routing();
87 }
88#endif
Varun Wadekardc799302015-12-28 16:36:42 -080089
90 /*
91 * Mark this interrupt as complete to avoid a FIQ storm.
92 */
Varun Wadekar10c32cb2020-03-31 18:42:59 -070093 plat_ic_end_of_interrupt(id);
Varun Wadekardc799302015-12-28 16:36:42 -080094
Varun Wadekardc799302015-12-28 16:36:42 -080095 return 0;
96}
97
98/*******************************************************************************
99 * Setup handler for FIQ interrupts
100 ******************************************************************************/
101void tegra_fiq_handler_setup(void)
102{
Varun Wadekardc799302015-12-28 16:36:42 -0800103 /* return if already registered */
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800104 if (fiq_handler_active == 0U) {
105 /*
106 * Register an interrupt handler for FIQ interrupts generated for
107 * NS interrupt sources
108 */
Varun Wadekar10c32cb2020-03-31 18:42:59 -0700109 ehf_register_priority_handler(PLAT_TEGRA_WDT_PRIO, tegra_fiq_interrupt_handler);
Varun Wadekardc799302015-12-28 16:36:42 -0800110
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800111 /* handler is now active */
112 fiq_handler_active = 1;
113 }
Varun Wadekardc799302015-12-28 16:36:42 -0800114}
115
116/*******************************************************************************
117 * Validate and store NS world's entrypoint for FIQ interrupts
118 ******************************************************************************/
119void tegra_fiq_set_ns_entrypoint(uint64_t entrypoint)
120{
121 ns_fiq_handler_addr = entrypoint;
122}
123
124/*******************************************************************************
125 * Handler to return the NS EL1/EL0 CPU context
126 ******************************************************************************/
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800127int32_t tegra_fiq_get_intr_context(void)
Varun Wadekardc799302015-12-28 16:36:42 -0800128{
129 cpu_context_t *ctx = cm_get_context(NON_SECURE);
130 gp_regs_t *gpregs_ctx = get_gpregs_ctx(ctx);
Max Shvetsovb932ee32020-01-24 13:48:53 +0000131 const el1_sysregs_t *el1state_ctx = get_el1_sysregs_ctx(ctx);
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800132 uint32_t cpu = plat_my_core_pos();
Varun Wadekardc799302015-12-28 16:36:42 -0800133 uint64_t val;
134
135 /*
136 * We store the ELR_EL3, SPSR_EL3, SP_EL0 and SP_EL1 registers so
137 * that el3_exit() sends these values back to the NS world.
138 */
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800139 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X0), (fiq_state[cpu].elr_el3));
140 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X1), (fiq_state[cpu].spsr_el3));
Varun Wadekardc799302015-12-28 16:36:42 -0800141
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800142 val = read_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_SP_EL0));
143 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X2), (val));
Varun Wadekardc799302015-12-28 16:36:42 -0800144
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800145 val = read_ctx_reg((el1state_ctx), (uint32_t)(CTX_SP_EL1));
146 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X3), (val));
Varun Wadekardc799302015-12-28 16:36:42 -0800147
148 return 0;
149}