blob: 95986cf4a3ed59f462ea281f043b65c8292331cc [file] [log] [blame]
Chandni Cherukuria3f66132018-08-10 11:17:58 +05301/*
Aditya Angadi7b424ba2019-12-31 10:14:32 +05302 * Copyright (c) 2018-2020, ARM Limited and Contributors. All rights reserved.
Chandni Cherukuria3f66132018-08-10 11:17:58 +05303 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/utils_def.h>
11
Chandni Cherukuria3f66132018-08-10 11:17:58 +053012#include <sgi_base_platform_def.h>
13
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060014#define PLAT_ARM_CLUSTER_COUNT U(2)
15#define CSS_SGI_MAX_CPUS_PER_CLUSTER U(4)
16#define CSS_SGI_MAX_PE_PER_CPU U(1)
Chandni Cherukuria3f66132018-08-10 11:17:58 +053017
Vijayenthiran Subramaniam22141b62018-10-25 22:20:24 +053018#define PLAT_CSS_MHU_BASE UL(0x45000000)
19
20/* Base address of DMC-620 instances */
21#define SGI575_DMC620_BASE0 UL(0x4e000000)
22#define SGI575_DMC620_BASE1 UL(0x4e100000)
Chandni Cherukuria3f66132018-08-10 11:17:58 +053023
Chandni Cherukuri0fdcbc02018-10-16 15:19:54 +053024/* System power domain level */
25#define CSS_SYSTEM_PWR_DMN_LVL ARM_PWR_LVL2
26
Chandni Cherukuri504c05d2018-10-16 14:11:34 +053027#define PLAT_MAX_PWR_LVL ARM_PWR_LVL1
28
Manoj Kumar69bebd82019-06-21 17:07:13 +010029/*
30 * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes
31 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -070032#ifdef __aarch64__
Manoj Kumar69bebd82019-06-21 17:07:13 +010033#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 36)
34#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 36)
35#else
36#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
37#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
38#endif
39
Vijayenthiran Subramaniam64c96452020-02-03 12:14:01 +053040/* GIC related constants */
41#define PLAT_ARM_GICD_BASE UL(0x30000000)
42#define PLAT_ARM_GICC_BASE UL(0x2C000000)
43#define PLAT_ARM_GICR_BASE UL(0x300C0000)
44
Chandni Cherukuria3f66132018-08-10 11:17:58 +053045#endif /* PLATFORM_DEF_H */