Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 1 | # |
| 2 | # Copyright (c) 2019, NVIDIA CORPORATION. All rights reserved. |
| 3 | # |
| 4 | # SPDX-License-Identifier: BSD-3-Clause |
| 5 | # |
| 6 | |
| 7 | # platform configs |
| 8 | ENABLE_AFI_DEVICE := 0 |
| 9 | $(eval $(call add_define,ENABLE_AFI_DEVICE)) |
| 10 | |
| 11 | ENABLE_ROC_FOR_ORDERING_CLIENT_REQUESTS := 0 |
| 12 | $(eval $(call add_define,ENABLE_ROC_FOR_ORDERING_CLIENT_REQUESTS)) |
| 13 | |
| 14 | ENABLE_SYSTEM_SUSPEND_CTX_SAVE_TZDRAM := 1 |
| 15 | $(eval $(call add_define,ENABLE_SYSTEM_SUSPEND_CTX_SAVE_TZDRAM)) |
| 16 | |
| 17 | RELOCATE_TO_BL31_BASE := 1 |
| 18 | $(eval $(call add_define,RELOCATE_TO_BL31_BASE)) |
| 19 | |
| 20 | ENABLE_CHIP_VERIFICATION_HARNESS := 0 |
| 21 | $(eval $(call add_define,ENABLE_CHIP_VERIFICATION_HARNESS)) |
| 22 | |
Pritesh Raithatha | ef9fb1c | 2017-01-24 14:44:57 +0530 | [diff] [blame] | 23 | ENABLE_SMMU_DEVICE := 1 |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 24 | $(eval $(call add_define,ENABLE_SMMU_DEVICE)) |
| 25 | |
Pritesh Raithatha | 1c2b5c7 | 2017-01-24 14:16:07 +0530 | [diff] [blame] | 26 | NUM_SMMU_DEVICES := 3 |
| 27 | $(eval $(call add_define,NUM_SMMU_DEVICES)) |
| 28 | |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 29 | RESET_TO_BL31 := 1 |
| 30 | |
| 31 | PROGRAMMABLE_RESET_ADDRESS := 1 |
| 32 | |
| 33 | COLD_BOOT_SINGLE_CPU := 1 |
| 34 | |
| 35 | # platform settings |
| 36 | TZDRAM_BASE := 0x40000000 |
| 37 | $(eval $(call add_define,TZDRAM_BASE)) |
| 38 | |
| 39 | PLATFORM_CLUSTER_COUNT := 2 |
| 40 | $(eval $(call add_define,PLATFORM_CLUSTER_COUNT)) |
| 41 | |
| 42 | PLATFORM_MAX_CPUS_PER_CLUSTER := 4 |
| 43 | $(eval $(call add_define,PLATFORM_MAX_CPUS_PER_CLUSTER)) |
| 44 | |
| 45 | MAX_XLAT_TABLES := 24 |
| 46 | $(eval $(call add_define,MAX_XLAT_TABLES)) |
| 47 | |
| 48 | MAX_MMAP_REGIONS := 24 |
| 49 | $(eval $(call add_define,MAX_MMAP_REGIONS)) |
| 50 | |
| 51 | # platform files |
| 52 | PLAT_INCLUDES += -I${SOC_DIR}/drivers/include |
| 53 | |
| 54 | BL31_SOURCES += lib/cpus/aarch64/denver.S \ |
| 55 | ${COMMON_DIR}/drivers/memctrl/memctrl_v2.c \ |
| 56 | ${COMMON_DIR}/drivers/smmu/smmu.c \ |
| 57 | ${SOC_DIR}/drivers/mce/mce.c \ |
Steven Kao | 2cdb678 | 2017-01-05 17:04:40 +0800 | [diff] [blame] | 58 | ${SOC_DIR}/drivers/mce/nvg.c \ |
| 59 | ${SOC_DIR}/drivers/mce/aarch64/nvg_helpers.S \ |
Varun Wadekar | ecd6a5a | 2018-04-09 17:48:58 -0700 | [diff] [blame] | 60 | ${SOC_DIR}/plat_psci_handlers.c \ |
| 61 | ${SOC_DIR}/plat_setup.c \ |
| 62 | ${SOC_DIR}/plat_secondary.c \ |
| 63 | ${SOC_DIR}/plat_sip_calls.c |
| 64 | |
| 65 | ifeq (${ENABLE_SYSTEM_SUSPEND_CTX_SAVE_TZDRAM}, 1) |
| 66 | BL31_SOURCES += ${SOC_DIR}/plat_trampoline.S |
| 67 | endif |