blob: cf8070ad8e731833ed39c7db08283d287c085e4c [file] [log] [blame]
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00001/*
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +01002 * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00005 */
6
7#include <arch.h>
8#include <arch_helpers.h>
9#include <assert.h>
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000010#include <cassert.h>
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010011#include <stdbool.h>
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000012#include <sys/types.h>
Isla Mitchellc4a1a072017-08-07 11:20:13 +010013#include <utils_def.h>
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000014#include <xlat_tables_v2.h>
15#include "../xlat_tables_private.h"
16
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010017/*
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010018 * Returns true if the provided granule size is supported, false otherwise.
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010019 */
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010020bool xlat_arch_is_granule_size_supported(size_t size)
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010021{
22 u_register_t id_aa64mmfr0_el1 = read_id_aa64mmfr0_el1();
23
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010024 if (size == PAGE_SIZE_4KB) {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010025 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN4_SHIFT) &
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010026 ID_AA64MMFR0_EL1_TGRAN4_MASK) ==
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010027 ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED;
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010028 } else if (size == PAGE_SIZE_16KB) {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010029 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN16_SHIFT) &
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010030 ID_AA64MMFR0_EL1_TGRAN16_MASK) ==
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010031 ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED;
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010032 } else if (size == PAGE_SIZE_64KB) {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010033 return ((id_aa64mmfr0_el1 >> ID_AA64MMFR0_EL1_TGRAN64_SHIFT) &
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010034 ID_AA64MMFR0_EL1_TGRAN64_MASK) ==
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010035 ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED;
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010036 } else {
37 return 0;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010038 }
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010039}
40
41size_t xlat_arch_get_max_supported_granule_size(void)
42{
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010043 if (xlat_arch_is_granule_size_supported(PAGE_SIZE_64KB)) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010044 return PAGE_SIZE_64KB;
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010045 } else if (xlat_arch_is_granule_size_supported(PAGE_SIZE_16KB)) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010046 return PAGE_SIZE_16KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010047 } else {
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010048 assert(xlat_arch_is_granule_size_supported(PAGE_SIZE_4KB));
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010049 return PAGE_SIZE_4KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010050 }
51}
52
Antonio Nino Diazbafc7532017-10-25 11:53:25 +010053unsigned long long tcr_physical_addr_size_bits(unsigned long long max_addr)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000054{
55 /* Physical address can't exceed 48 bits */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010056 assert((max_addr & ADDR_MASK_48_TO_63) == 0U);
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000057
58 /* 48 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010059 if ((max_addr & ADDR_MASK_44_TO_47) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000060 return TCR_PS_BITS_256TB;
61
62 /* 44 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010063 if ((max_addr & ADDR_MASK_42_TO_43) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000064 return TCR_PS_BITS_16TB;
65
66 /* 42 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010067 if ((max_addr & ADDR_MASK_40_TO_41) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000068 return TCR_PS_BITS_4TB;
69
70 /* 40 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010071 if ((max_addr & ADDR_MASK_36_TO_39) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000072 return TCR_PS_BITS_1TB;
73
74 /* 36 bits address */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010075 if ((max_addr & ADDR_MASK_32_TO_35) != 0U)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000076 return TCR_PS_BITS_64GB;
77
78 return TCR_PS_BITS_4GB;
79}
80
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000081#if ENABLE_ASSERTIONS
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +010082/*
83 * Physical Address ranges supported in the AArch64 Memory Model. Value 0b110 is
84 * supported in ARMv8.2 onwards.
85 */
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000086static const unsigned int pa_range_bits_arr[] = {
87 PARANGE_0000, PARANGE_0001, PARANGE_0010, PARANGE_0011, PARANGE_0100,
Antonio Nino Diazb9ae5db2018-05-02 11:23:56 +010088 PARANGE_0101, PARANGE_0110
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000089};
90
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +010091unsigned long long xlat_arch_get_max_supported_pa(void)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000092{
93 u_register_t pa_range = read_id_aa64mmfr0_el1() &
94 ID_AA64MMFR0_EL1_PARANGE_MASK;
95
96 /* All other values are reserved */
97 assert(pa_range < ARRAY_SIZE(pa_range_bits_arr));
98
David Cunadoc1503122018-02-16 21:12:58 +000099 return (1ULL << pa_range_bits_arr[pa_range]) - 1ULL;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000100}
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +0000101#endif /* ENABLE_ASSERTIONS*/
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000102
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100103bool is_mmu_enabled_ctx(const xlat_ctx_t *ctx)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000104{
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100105 if (ctx->xlat_regime == EL1_EL0_REGIME) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100106 assert(xlat_arch_current_el() >= 1U);
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100107 return (read_sctlr_el1() & SCTLR_M_BIT) != 0U;
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100108 } else {
109 assert(ctx->xlat_regime == EL3_REGIME);
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100110 assert(xlat_arch_current_el() >= 3U);
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +0100111 return (read_sctlr_el3() & SCTLR_M_BIT) != 0U;
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100112 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000113}
114
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +0100115bool is_dcache_enabled(void)
116{
117 unsigned int el = (unsigned int)GET_EL(read_CurrentEl());
118
119 if (el == 1U) {
120 return (read_sctlr_el1() & SCTLR_C_BIT) != 0U;
121 } else {
122 return (read_sctlr_el3() & SCTLR_C_BIT) != 0U;
123 }
124}
125
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +0100126uint64_t xlat_arch_regime_get_xn_desc(int xlat_regime)
127{
128 if (xlat_regime == EL1_EL0_REGIME) {
129 return UPPER_ATTRS(UXN) | UPPER_ATTRS(PXN);
130 } else {
131 assert(xlat_regime == EL3_REGIME);
132 return UPPER_ATTRS(XN);
133 }
134}
Antonio Nino Diazdcf9d922017-10-04 16:52:15 +0100135
Antonio Nino Diazad5dc7f2018-07-11 09:46:45 +0100136void xlat_arch_tlbi_va(uintptr_t va, int xlat_regime)
Douglas Raillard2d545792017-09-25 15:23:22 +0100137{
Antonio Nino Diazac998032017-02-27 17:23:54 +0000138 /*
139 * Ensure the translation table write has drained into memory before
140 * invalidating the TLB entry.
141 */
142 dsbishst();
143
Douglas Raillard2d545792017-09-25 15:23:22 +0100144 /*
145 * This function only supports invalidation of TLB entries for the EL3
146 * and EL1&0 translation regimes.
147 *
148 * Also, it is architecturally UNDEFINED to invalidate TLBs of a higher
149 * exception level (see section D4.9.2 of the ARM ARM rev B.a).
150 */
151 if (xlat_regime == EL1_EL0_REGIME) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100152 assert(xlat_arch_current_el() >= 1U);
Douglas Raillard2d545792017-09-25 15:23:22 +0100153 tlbivaae1is(TLBI_ADDR(va));
154 } else {
155 assert(xlat_regime == EL3_REGIME);
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100156 assert(xlat_arch_current_el() >= 3U);
Douglas Raillard2d545792017-09-25 15:23:22 +0100157 tlbivae3is(TLBI_ADDR(va));
158 }
Antonio Nino Diazac998032017-02-27 17:23:54 +0000159}
160
161void xlat_arch_tlbi_va_sync(void)
162{
163 /*
164 * A TLB maintenance instruction can complete at any time after
165 * it is issued, but is only guaranteed to be complete after the
166 * execution of DSB by the PE that executed the TLB maintenance
167 * instruction. After the TLB invalidate instruction is
168 * complete, no new memory accesses using the invalidated TLB
169 * entries will be observed by any observer of the system
170 * domain. See section D4.8.2 of the ARMv8 (issue k), paragraph
171 * "Ordering and completion of TLB maintenance instructions".
172 */
173 dsbish();
174
175 /*
176 * The effects of a completed TLB maintenance instruction are
177 * only guaranteed to be visible on the PE that executed the
178 * instruction after the execution of an ISB instruction by the
179 * PE that executed the TLB maintenance instruction.
180 */
181 isb();
182}
183
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100184unsigned int xlat_arch_current_el(void)
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100185{
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100186 unsigned int el = (unsigned int)GET_EL(read_CurrentEl());
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100187
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100188 assert(el > 0U);
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100189
190 return el;
191}
192
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100193void setup_mmu_cfg(uint64_t *params, unsigned int flags,
194 const uint64_t *base_table, unsigned long long max_pa,
195 uintptr_t max_va, int xlat_regime)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000196{
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100197 uint64_t mair, ttbr0, tcr;
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100198 uintptr_t virtual_addr_space_size;
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100199
200 /* Set attributes in the right indices of the MAIR. */
201 mair = MAIR_ATTR_SET(ATTR_DEVICE, ATTR_DEVICE_INDEX);
202 mair |= MAIR_ATTR_SET(ATTR_IWBWA_OWBWA_NTR, ATTR_IWBWA_OWBWA_NTR_INDEX);
203 mair |= MAIR_ATTR_SET(ATTR_NON_CACHEABLE, ATTR_NON_CACHEABLE_INDEX);
204
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100205 /*
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100206 * Limit the input address ranges and memory region sizes translated
207 * using TTBR0 to the given virtual address space size.
208 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100209 assert(max_va < ((uint64_t)UINTPTR_MAX));
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100210
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100211 virtual_addr_space_size = (uintptr_t)max_va + 1U;
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100212 assert(CHECK_VIRT_ADDR_SPACE_SIZE(virtual_addr_space_size));
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100213
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100214 /*
Sandrine Bailleux12e86442017-07-19 10:11:13 +0100215 * __builtin_ctzll(0) is undefined but here we are guaranteed that
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100216 * virtual_addr_space_size is in the range [1,UINTPTR_MAX].
217 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100218 int t0sz = 64 - __builtin_ctzll(virtual_addr_space_size);
219
220 tcr = (uint64_t) t0sz;
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100221
222 /*
223 * Set the cacheability and shareability attributes for memory
224 * associated with translation table walks.
225 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100226 if ((flags & XLAT_TABLE_NC) != 0U) {
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100227 /* Inner & outer non-cacheable non-shareable. */
228 tcr |= TCR_SH_NON_SHAREABLE |
229 TCR_RGN_OUTER_NC | TCR_RGN_INNER_NC;
230 } else {
231 /* Inner & outer WBWA & shareable. */
232 tcr |= TCR_SH_INNER_SHAREABLE |
233 TCR_RGN_OUTER_WBA | TCR_RGN_INNER_WBA;
234 }
235
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +0100236 /*
237 * It is safer to restrict the max physical address accessible by the
238 * hardware as much as possible.
239 */
Antonio Nino Diazbafc7532017-10-25 11:53:25 +0100240 unsigned long long tcr_ps_bits = tcr_physical_addr_size_bits(max_pa);
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +0100241
Antonio Nino Diaz9d596c42018-07-12 15:43:07 +0100242 if (xlat_regime == EL1_EL0_REGIME) {
243 /*
244 * TCR_EL1.EPD1: Disable translation table walk for addresses
245 * that are translated using TTBR1_EL1.
246 */
247 tcr |= TCR_EPD1_BIT | (tcr_ps_bits << TCR_EL1_IPS_SHIFT);
248 } else {
249 assert(xlat_regime == EL3_REGIME);
250 tcr |= TCR_EL3_RES1 | (tcr_ps_bits << TCR_EL3_PS_SHIFT);
251 }
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100252
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100253 /* Set TTBR bits as well */
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100254 ttbr0 = (uint64_t) base_table;
255
256#if ARM_ARCH_AT_LEAST(8, 2)
257 /*
258 * Enable CnP bit so as to share page tables with all PEs. This
259 * is mandatory for ARMv8.2 implementations.
260 */
261 ttbr0 |= TTBR_CNP_BIT;
262#endif
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100263
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100264 params[MMU_CFG_MAIR] = mair;
265 params[MMU_CFG_TCR] = tcr;
266 params[MMU_CFG_TTBR0] = ttbr0;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000267}