blob: 41dc56397a01ad8e1bec031510a74bc6f32403e5 [file] [log] [blame]
Samuel Hollandad6f6ca2021-01-16 00:56:48 -06001/*
2 * Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8
9#include <platform_def.h>
10
11#include <arch_helpers.h>
12#include <common/debug.h>
13#include <drivers/arm/css/css_scpi.h>
14#include <drivers/arm/gicv2.h>
15#include <lib/mmio.h>
16#include <lib/psci/psci.h>
17
18#include <sunxi_mmap.h>
19#include <sunxi_private.h>
20
21/*
22 * The addresses for the SCP exception vectors are defined in the or1k
23 * architecture specification.
24 */
25#define OR1K_VEC_FIRST 0x01
26#define OR1K_VEC_LAST 0x0e
27#define OR1K_VEC_ADDR(n) (0x100 * (n))
28
29/*
30 * This magic value is the little-endian representation of the or1k
31 * instruction "l.mfspr r2, r0, 0x12", which is guaranteed to be the
32 * first instruction in the SCP firmware.
33 */
34#define SCP_FIRMWARE_MAGIC 0xb4400012
35
Samuel Hollandadc56812021-03-18 23:15:28 -050036#define PLAT_LOCAL_PSTATE_WIDTH U(4)
37#define PLAT_LOCAL_PSTATE_MASK ((U(1) << PLAT_LOCAL_PSTATE_WIDTH) - 1)
38
Samuel Hollandad6f6ca2021-01-16 00:56:48 -060039#define CPU_PWR_LVL MPIDR_AFFLVL0
40#define CLUSTER_PWR_LVL MPIDR_AFFLVL1
41#define SYSTEM_PWR_LVL MPIDR_AFFLVL2
42
43#define CPU_PWR_STATE(state) \
44 ((state)->pwr_domain_state[CPU_PWR_LVL])
45#define CLUSTER_PWR_STATE(state) \
46 ((state)->pwr_domain_state[CLUSTER_PWR_LVL])
47#define SYSTEM_PWR_STATE(state) \
48 ((state)->pwr_domain_state[SYSTEM_PWR_LVL])
49
Samuel Hollandad6f6ca2021-01-16 00:56:48 -060050static void sunxi_cpu_standby(plat_local_state_t cpu_state)
51{
52 u_register_t scr = read_scr_el3();
53
54 assert(is_local_state_retn(cpu_state));
55
56 write_scr_el3(scr | SCR_IRQ_BIT);
57 wfi();
58 write_scr_el3(scr);
59}
60
61static int sunxi_pwr_domain_on(u_register_t mpidr)
62{
63 scpi_set_css_power_state(mpidr,
64 scpi_power_on,
65 scpi_power_on,
66 scpi_power_on);
67
68 return PSCI_E_SUCCESS;
69}
70
71static void sunxi_pwr_domain_off(const psci_power_state_t *target_state)
72{
73 plat_local_state_t cpu_pwr_state = CPU_PWR_STATE(target_state);
74 plat_local_state_t cluster_pwr_state = CLUSTER_PWR_STATE(target_state);
75 plat_local_state_t system_pwr_state = SYSTEM_PWR_STATE(target_state);
76
77 if (is_local_state_off(cpu_pwr_state)) {
78 gicv2_cpuif_disable();
79 }
80
81 scpi_set_css_power_state(read_mpidr(),
Samuel Holland72897662021-03-18 22:55:15 -050082 cpu_pwr_state,
83 cluster_pwr_state,
84 system_pwr_state);
Samuel Hollandad6f6ca2021-01-16 00:56:48 -060085}
86
87static void sunxi_pwr_domain_on_finish(const psci_power_state_t *target_state)
88{
89 if (is_local_state_off(SYSTEM_PWR_STATE(target_state))) {
90 gicv2_distif_init();
91 }
92 if (is_local_state_off(CPU_PWR_STATE(target_state))) {
93 gicv2_pcpu_distif_init();
94 gicv2_cpuif_enable();
95 }
96}
97
98static void __dead2 sunxi_system_off(void)
99{
100 uint32_t ret;
101
102 gicv2_cpuif_disable();
103
104 /* Send the power down request to the SCP. */
105 ret = scpi_sys_power_state(scpi_system_shutdown);
106 if (ret != SCP_OK) {
107 ERROR("PSCI: SCPI %s failed: %d\n", "shutdown", ret);
108 }
109
110 psci_power_down_wfi();
111}
112
113static void __dead2 sunxi_system_reset(void)
114{
115 uint32_t ret;
116
117 gicv2_cpuif_disable();
118
119 /* Send the system reset request to the SCP. */
120 ret = scpi_sys_power_state(scpi_system_reboot);
121 if (ret != SCP_OK) {
122 ERROR("PSCI: SCPI %s failed: %d\n", "reboot", ret);
123 }
124
125 psci_power_down_wfi();
126}
127
128static int sunxi_validate_power_state(unsigned int power_state,
129 psci_power_state_t *req_state)
130{
131 unsigned int power_level = psci_get_pstate_pwrlvl(power_state);
Samuel Hollandadc56812021-03-18 23:15:28 -0500132 unsigned int state_id = psci_get_pstate_id(power_state);
Samuel Hollandad6f6ca2021-01-16 00:56:48 -0600133 unsigned int type = psci_get_pstate_type(power_state);
Samuel Hollandadc56812021-03-18 23:15:28 -0500134 unsigned int i;
Samuel Hollandad6f6ca2021-01-16 00:56:48 -0600135
136 assert(req_state != NULL);
137
138 if (power_level > PLAT_MAX_PWR_LVL) {
139 return PSCI_E_INVALID_PARAMS;
140 }
141
142 if (type == PSTATE_TYPE_STANDBY) {
Samuel Hollandadc56812021-03-18 23:15:28 -0500143 return PSCI_E_INVALID_PARAMS;
144 }
145
146 /* Pass through the requested PSCI state as-is. */
147 for (i = 0; i <= power_level; ++i) {
148 unsigned int local_pstate = state_id & PLAT_LOCAL_PSTATE_MASK;
149
150 req_state->pwr_domain_state[i] = local_pstate;
151 state_id >>= PLAT_LOCAL_PSTATE_WIDTH;
Samuel Hollandad6f6ca2021-01-16 00:56:48 -0600152 }
Samuel Hollandadc56812021-03-18 23:15:28 -0500153
Samuel Hollandad6f6ca2021-01-16 00:56:48 -0600154 /* Higher power domain levels should all remain running */
Samuel Hollandadc56812021-03-18 23:15:28 -0500155 for (; i <= PLAT_MAX_PWR_LVL; ++i) {
Samuel Hollandad6f6ca2021-01-16 00:56:48 -0600156 req_state->pwr_domain_state[i] = PSCI_LOCAL_STATE_RUN;
157 }
158
159 return PSCI_E_SUCCESS;
160}
161
162static void sunxi_get_sys_suspend_power_state(psci_power_state_t *req_state)
163{
164 assert(req_state != NULL);
165
166 for (unsigned int i = 0; i <= PLAT_MAX_PWR_LVL; ++i) {
167 req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
168 }
169}
170
171static const plat_psci_ops_t sunxi_scpi_psci_ops = {
172 .cpu_standby = sunxi_cpu_standby,
173 .pwr_domain_on = sunxi_pwr_domain_on,
174 .pwr_domain_off = sunxi_pwr_domain_off,
175 .pwr_domain_suspend = sunxi_pwr_domain_off,
176 .pwr_domain_on_finish = sunxi_pwr_domain_on_finish,
177 .pwr_domain_suspend_finish = sunxi_pwr_domain_on_finish,
178 .system_off = sunxi_system_off,
179 .system_reset = sunxi_system_reset,
180 .validate_power_state = sunxi_validate_power_state,
181 .validate_ns_entrypoint = sunxi_validate_ns_entrypoint,
182 .get_sys_suspend_power_state = sunxi_get_sys_suspend_power_state,
183};
184
185int sunxi_set_scpi_psci_ops(const plat_psci_ops_t **psci_ops)
186{
187 *psci_ops = &sunxi_scpi_psci_ops;
188
189 /* Check for a valid SCP firmware. */
190 if (mmio_read_32(SUNXI_SCP_BASE) != SCP_FIRMWARE_MAGIC) {
191 return -1;
192 }
193
194 /* Program SCP exception vectors to the firmware entrypoint. */
195 for (unsigned int i = OR1K_VEC_FIRST; i <= OR1K_VEC_LAST; ++i) {
196 uint32_t vector = SUNXI_SRAM_A2_BASE + OR1K_VEC_ADDR(i);
197 uint32_t offset = SUNXI_SCP_BASE - vector;
198
199 mmio_write_32(vector, offset >> 2);
Samuel Hollandad6f6ca2021-01-16 00:56:48 -0600200 }
201
202 /* Take the SCP out of reset. */
203 mmio_setbits_32(SUNXI_R_CPUCFG_BASE, BIT(0));
204
205 /* Wait for the SCP firmware to boot. */
206 return scpi_wait_ready();
207}