blob: cab2e5ec583ead2c9f70a675d230e1f13ba25aa8 [file] [log] [blame]
Varun Wadekardc799302015-12-28 16:36:42 -08001/*
2 * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
3 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekardc799302015-12-28 16:36:42 -08005 */
6
Varun Wadekardc799302015-12-28 16:36:42 -08007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <arch_helpers.h>
10#include <bl31/interrupt_mgmt.h>
11#include <common/bl_common.h>
12#include <common/debug.h>
Varun Wadekardc799302015-12-28 16:36:42 -080013#include <context.h>
Varun Wadekardc799302015-12-28 16:36:42 -080014#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/bakery_lock.h>
16#include <lib/el3_runtime/context_mgmt.h>
17#include <plat/common/platform.h>
18
Varun Wadekardc799302015-12-28 16:36:42 -080019#include <tegra_def.h>
20#include <tegra_private.h>
21
Anthony Zhoud1d39a42017-02-24 14:44:21 +080022static DEFINE_BAKERY_LOCK(tegra_fiq_lock);
Varun Wadekardc799302015-12-28 16:36:42 -080023
24/*******************************************************************************
25 * Static variables
26 ******************************************************************************/
27static uint64_t ns_fiq_handler_addr;
Anthony Zhoud1d39a42017-02-24 14:44:21 +080028static uint32_t fiq_handler_active;
Varun Wadekardc799302015-12-28 16:36:42 -080029static pcpu_fiq_state_t fiq_state[PLATFORM_CORE_COUNT];
30
31/*******************************************************************************
32 * Handler for FIQ interrupts
33 ******************************************************************************/
34static uint64_t tegra_fiq_interrupt_handler(uint32_t id,
35 uint32_t flags,
36 void *handle,
37 void *cookie)
38{
39 cpu_context_t *ctx = cm_get_context(NON_SECURE);
40 el3_state_t *el3state_ctx = get_el3state_ctx(ctx);
Anthony Zhoud1d39a42017-02-24 14:44:21 +080041 uint32_t cpu = plat_my_core_pos();
Varun Wadekardc799302015-12-28 16:36:42 -080042 uint32_t irq;
43
Anthony Zhoua2e96ad2017-05-08 20:29:33 +080044 (void)id;
45 (void)flags;
46 (void)handle;
47 (void)cookie;
48
Varun Wadekardc799302015-12-28 16:36:42 -080049 bakery_lock_get(&tegra_fiq_lock);
50
51 /*
52 * The FIQ was generated when the execution was in the non-secure
53 * world. Save the context registers to start with.
54 */
55 cm_el1_sysregs_context_save(NON_SECURE);
56
57 /*
58 * Save elr_el3 and spsr_el3 from the saved context, and overwrite
59 * the context with the NS fiq_handler_addr and SPSR value.
60 */
Anthony Zhoud1d39a42017-02-24 14:44:21 +080061 fiq_state[cpu].elr_el3 = read_ctx_reg((el3state_ctx), (uint32_t)(CTX_ELR_EL3));
62 fiq_state[cpu].spsr_el3 = read_ctx_reg((el3state_ctx), (uint32_t)(CTX_SPSR_EL3));
Varun Wadekardc799302015-12-28 16:36:42 -080063
64 /*
65 * Set the new ELR to continue execution in the NS world using the
66 * FIQ handler registered earlier.
67 */
Anthony Zhou4408e882017-07-07 14:29:51 +080068 assert(ns_fiq_handler_addr != 0ULL);
Anthony Zhoud1d39a42017-02-24 14:44:21 +080069 write_ctx_reg((el3state_ctx), (uint32_t)(CTX_ELR_EL3), (ns_fiq_handler_addr));
Varun Wadekardc799302015-12-28 16:36:42 -080070
71 /*
72 * Mark this interrupt as complete to avoid a FIQ storm.
73 */
74 irq = plat_ic_acknowledge_interrupt();
Anthony Zhoud1d39a42017-02-24 14:44:21 +080075 if (irq < 1022U) {
Varun Wadekardc799302015-12-28 16:36:42 -080076 plat_ic_end_of_interrupt(irq);
Anthony Zhoud1d39a42017-02-24 14:44:21 +080077 }
Varun Wadekardc799302015-12-28 16:36:42 -080078
79 bakery_lock_release(&tegra_fiq_lock);
80
81 return 0;
82}
83
84/*******************************************************************************
85 * Setup handler for FIQ interrupts
86 ******************************************************************************/
87void tegra_fiq_handler_setup(void)
88{
Anthony Zhoud1d39a42017-02-24 14:44:21 +080089 uint32_t flags;
90 int32_t rc;
Varun Wadekardc799302015-12-28 16:36:42 -080091
92 /* return if already registered */
Anthony Zhoud1d39a42017-02-24 14:44:21 +080093 if (fiq_handler_active == 0U) {
94 /*
95 * Register an interrupt handler for FIQ interrupts generated for
96 * NS interrupt sources
97 */
98 flags = 0U;
99 set_interrupt_rm_flag((flags), (NON_SECURE));
100 rc = register_interrupt_type_handler(INTR_TYPE_EL3,
101 tegra_fiq_interrupt_handler,
102 flags);
103 if (rc != 0) {
104 panic();
105 }
Varun Wadekardc799302015-12-28 16:36:42 -0800106
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800107 /* handler is now active */
108 fiq_handler_active = 1;
109 }
Varun Wadekardc799302015-12-28 16:36:42 -0800110}
111
112/*******************************************************************************
113 * Validate and store NS world's entrypoint for FIQ interrupts
114 ******************************************************************************/
115void tegra_fiq_set_ns_entrypoint(uint64_t entrypoint)
116{
117 ns_fiq_handler_addr = entrypoint;
118}
119
120/*******************************************************************************
121 * Handler to return the NS EL1/EL0 CPU context
122 ******************************************************************************/
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800123int32_t tegra_fiq_get_intr_context(void)
Varun Wadekardc799302015-12-28 16:36:42 -0800124{
125 cpu_context_t *ctx = cm_get_context(NON_SECURE);
126 gp_regs_t *gpregs_ctx = get_gpregs_ctx(ctx);
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800127 const el1_sys_regs_t *el1state_ctx = get_sysregs_ctx(ctx);
128 uint32_t cpu = plat_my_core_pos();
Varun Wadekardc799302015-12-28 16:36:42 -0800129 uint64_t val;
130
131 /*
132 * We store the ELR_EL3, SPSR_EL3, SP_EL0 and SP_EL1 registers so
133 * that el3_exit() sends these values back to the NS world.
134 */
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800135 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X0), (fiq_state[cpu].elr_el3));
136 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X1), (fiq_state[cpu].spsr_el3));
Varun Wadekardc799302015-12-28 16:36:42 -0800137
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800138 val = read_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_SP_EL0));
139 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X2), (val));
Varun Wadekardc799302015-12-28 16:36:42 -0800140
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800141 val = read_ctx_reg((el1state_ctx), (uint32_t)(CTX_SP_EL1));
142 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X3), (val));
Varun Wadekardc799302015-12-28 16:36:42 -0800143
144 return 0;
145}