blob: 32e61d9cdadcf861038bc1a531131e370525592f [file] [log] [blame]
Etienne Carriere7ad2c012019-12-08 08:14:03 +01001/*
2 * Copyright (c) 2017-2020, STMicroelectronics - All Rights Reserved
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Etienne Carrierebeb53d92020-05-13 10:13:54 +02007#include <assert.h>
8#include <stdint.h>
9
10#include <platform_def.h>
11
12#include <common/debug.h>
Etienne Carriere7a4a34f2020-05-13 10:07:45 +020013#include <drivers/st/etzpc.h>
Etienne Carrierebeb53d92020-05-13 10:13:54 +020014#include <drivers/st/stm32_gpio.h>
15
Etienne Carriere7ad2c012019-12-08 08:14:03 +010016#include <stm32mp_shared_resources.h>
17
Etienne Carriere7a4a34f2020-05-13 10:07:45 +020018/*
19 * Once one starts to get the resource registering state, one cannot register
20 * new resources. This ensures resource state cannot change.
21 */
22static bool registering_locked;
23
24/*
25 * Shared peripherals and resources registration
26 *
27 * Each resource assignation is stored in a table. The state defaults
28 * to PERIPH_UNREGISTERED if the resource is not explicitly assigned.
29 *
30 * Resource driver that as not embedded (a.k.a their related CFG_xxx build
31 * directive is disabled) are assigned to the non-secure world.
32 *
33 * Each pin of the GPIOZ bank can be secure or non-secure.
34 *
35 * It is the platform responsibility the ensure resource assignation
36 * matches the access permission firewalls configuration.
37 */
38enum shres_state {
39 SHRES_UNREGISTERED = 0,
40 SHRES_SECURE,
41 SHRES_NON_SECURE,
42};
43
44/* Force uint8_t array for array of enum shres_state for size considerations */
45static uint8_t shres_state[STM32MP1_SHRES_COUNT];
46
Etienne Carrieree704f992020-05-13 15:51:56 +020047static const char *shres2str_id_tbl[STM32MP1_SHRES_COUNT] __unused = {
48 [STM32MP1_SHRES_GPIOZ(0)] = "GPIOZ0",
49 [STM32MP1_SHRES_GPIOZ(1)] = "GPIOZ1",
50 [STM32MP1_SHRES_GPIOZ(2)] = "GPIOZ2",
51 [STM32MP1_SHRES_GPIOZ(3)] = "GPIOZ3",
52 [STM32MP1_SHRES_GPIOZ(4)] = "GPIOZ4",
53 [STM32MP1_SHRES_GPIOZ(5)] = "GPIOZ5",
54 [STM32MP1_SHRES_GPIOZ(6)] = "GPIOZ6",
55 [STM32MP1_SHRES_GPIOZ(7)] = "GPIOZ7",
56 [STM32MP1_SHRES_IWDG1] = "IWDG1",
57 [STM32MP1_SHRES_USART1] = "USART1",
58 [STM32MP1_SHRES_SPI6] = "SPI6",
59 [STM32MP1_SHRES_I2C4] = "I2C4",
60 [STM32MP1_SHRES_RNG1] = "RNG1",
61 [STM32MP1_SHRES_HASH1] = "HASH1",
62 [STM32MP1_SHRES_CRYP1] = "CRYP1",
63 [STM32MP1_SHRES_I2C6] = "I2C6",
64 [STM32MP1_SHRES_RTC] = "RTC",
65 [STM32MP1_SHRES_MCU] = "MCU",
66 [STM32MP1_SHRES_MDMA] = "MDMA",
67 [STM32MP1_SHRES_PLL3] = "PLL3",
68};
69
70static const char __unused *shres2str_id(enum stm32mp_shres id)
71{
72 assert(id < ARRAY_SIZE(shres2str_id_tbl));
73
74 return shres2str_id_tbl[id];
75}
76
77static const char __unused *shres2str_state_tbl[] = {
78 [SHRES_UNREGISTERED] = "unregistered",
79 [SHRES_NON_SECURE] = "non-secure",
80 [SHRES_SECURE] = "secure",
81};
82
83static const char __unused *shres2str_state(unsigned int state)
84{
85 assert(state < ARRAY_SIZE(shres2str_state_tbl));
86
87 return shres2str_state_tbl[state];
88}
89
Etienne Carriere7a4a34f2020-05-13 10:07:45 +020090/* Get resource state: these accesses lock the registering support */
91static void lock_registering(void)
92{
93 registering_locked = true;
94}
95
96static bool periph_is_non_secure(enum stm32mp_shres id)
97{
98 lock_registering();
99
100 return (shres_state[id] == SHRES_NON_SECURE) ||
101 (shres_state[id] == SHRES_UNREGISTERED);
102}
103
104static bool periph_is_secure(enum stm32mp_shres id)
105{
106 return !periph_is_non_secure(id);
107}
108
Etienne Carrierebeb53d92020-05-13 10:13:54 +0200109/* GPIOZ pin count is saved in RAM to prevent parsing FDT several times */
110static int8_t gpioz_nbpin = -1;
111
112static unsigned int get_gpio_nbpin(unsigned int bank)
113{
114 if (bank != GPIO_BANK_Z) {
115 int count = fdt_get_gpio_bank_pin_count(bank);
116
117 assert((count >= 0) || (count <= (GPIO_PIN_MAX + 1)));
118
119 return (unsigned int)count;
120 }
121
122 if (gpioz_nbpin < 0) {
123 int count = fdt_get_gpio_bank_pin_count(GPIO_BANK_Z);
124
125 assert((count == 0) || (count == STM32MP_GPIOZ_PIN_MAX_COUNT));
126
127 gpioz_nbpin = count;
128 }
129
130 return (unsigned int)gpioz_nbpin;
131}
132
Etienne Carriere7a4a34f2020-05-13 10:07:45 +0200133static unsigned int get_gpioz_nbpin(void)
Etienne Carrierebeb53d92020-05-13 10:13:54 +0200134{
135 return get_gpio_nbpin(GPIO_BANK_Z);
136}
137
Etienne Carriere1bbb9242020-05-13 14:22:01 +0200138static void register_periph(enum stm32mp_shres id, unsigned int state)
139{
140 assert((id < STM32MP1_SHRES_COUNT) &&
141 ((state == SHRES_SECURE) || (state == SHRES_NON_SECURE)));
142
143 if (registering_locked) {
144 if (shres_state[id] == state) {
145 return;
146 }
147 panic();
148 }
149
150 if ((shres_state[id] != SHRES_UNREGISTERED) &&
151 (shres_state[id] != state)) {
152 VERBOSE("Cannot change %s from %s to %s\n",
153 shres2str_id(id),
154 shres2str_state(shres_state[id]),
155 shres2str_state(state));
156 panic();
157 }
158
159 if (shres_state[id] == SHRES_UNREGISTERED) {
160 VERBOSE("Register %s as %s\n",
161 shres2str_id(id), shres2str_state(state));
162 }
163
164 if ((id >= STM32MP1_SHRES_GPIOZ(0)) &&
165 (id <= STM32MP1_SHRES_GPIOZ(7)) &&
166 ((id - STM32MP1_SHRES_GPIOZ(0)) >= get_gpioz_nbpin())) {
167 ERROR("Invalid GPIO pin %u, %u pin(s) available\n",
168 id - STM32MP1_SHRES_GPIOZ(0), get_gpioz_nbpin());
169 panic();
170 }
171
172 shres_state[id] = (uint8_t)state;
173
174 /* Explore clock tree to lock dependencies */
175 if (state == SHRES_SECURE) {
176 enum stm32mp_shres clock_res_id;
177
178 switch (id) {
179 case STM32MP1_SHRES_GPIOZ(0):
180 case STM32MP1_SHRES_GPIOZ(1):
181 case STM32MP1_SHRES_GPIOZ(2):
182 case STM32MP1_SHRES_GPIOZ(3):
183 case STM32MP1_SHRES_GPIOZ(4):
184 case STM32MP1_SHRES_GPIOZ(5):
185 case STM32MP1_SHRES_GPIOZ(6):
186 case STM32MP1_SHRES_GPIOZ(7):
187 clock_res_id = GPIOZ;
188 break;
189 case STM32MP1_SHRES_IWDG1:
190 clock_res_id = IWDG1;
191 break;
192 case STM32MP1_SHRES_USART1:
193 clock_res_id = USART1_K;
194 break;
195 case STM32MP1_SHRES_SPI6:
196 clock_res_id = SPI6_K;
197 break;
198 case STM32MP1_SHRES_I2C4:
199 clock_res_id = I2C4_K;
200 break;
201 case STM32MP1_SHRES_RNG1:
202 clock_res_id = RNG1_K;
203 break;
204 case STM32MP1_SHRES_HASH1:
205 clock_res_id = HASH1;
206 break;
207 case STM32MP1_SHRES_CRYP1:
208 clock_res_id = CRYP1;
209 break;
210 case STM32MP1_SHRES_I2C6:
211 clock_res_id = I2C6_K;
212 break;
213 case STM32MP1_SHRES_RTC:
214 clock_res_id = RTC;
215 break;
216 default:
217 /* No clock resource dependency */
218 return;
219 }
220
221 stm32mp1_register_clock_parents_secure(clock_res_id);
222 }
223}
224
225/* Register resource by ID */
226void stm32mp_register_secure_periph(enum stm32mp_shres id)
227{
228 register_periph(id, SHRES_SECURE);
229}
230
231void stm32mp_register_non_secure_periph(enum stm32mp_shres id)
232{
233 register_periph(id, SHRES_NON_SECURE);
234}
235
Etienne Carriere0cfbff92020-05-13 10:16:21 +0200236static void register_periph_iomem(uintptr_t base, unsigned int state)
237{
238 enum stm32mp_shres id;
239
240 switch (base) {
241 case CRYP1_BASE:
242 id = STM32MP1_SHRES_CRYP1;
243 break;
244 case HASH1_BASE:
245 id = STM32MP1_SHRES_HASH1;
246 break;
247 case I2C4_BASE:
248 id = STM32MP1_SHRES_I2C4;
249 break;
250 case I2C6_BASE:
251 id = STM32MP1_SHRES_I2C6;
252 break;
253 case IWDG1_BASE:
254 id = STM32MP1_SHRES_IWDG1;
255 break;
256 case RNG1_BASE:
257 id = STM32MP1_SHRES_RNG1;
258 break;
259 case RTC_BASE:
260 id = STM32MP1_SHRES_RTC;
261 break;
262 case SPI6_BASE:
263 id = STM32MP1_SHRES_SPI6;
264 break;
265 case USART1_BASE:
266 id = STM32MP1_SHRES_USART1;
267 break;
268
269 case GPIOA_BASE:
270 case GPIOB_BASE:
271 case GPIOC_BASE:
272 case GPIOD_BASE:
273 case GPIOE_BASE:
274 case GPIOF_BASE:
275 case GPIOG_BASE:
276 case GPIOH_BASE:
277 case GPIOI_BASE:
278 case GPIOJ_BASE:
279 case GPIOK_BASE:
280 case USART2_BASE:
281 case USART3_BASE:
282 case UART4_BASE:
283 case UART5_BASE:
284 case USART6_BASE:
285 case UART7_BASE:
286 case UART8_BASE:
287 case IWDG2_BASE:
288 /* Allow drivers to register some non-secure resources */
289 VERBOSE("IO for non-secure resource 0x%x\n",
290 (unsigned int)base);
291 if (state != SHRES_NON_SECURE) {
292 panic();
293 }
294
295 return;
296
297 default:
298 panic();
299 }
300
301 register_periph(id, state);
302}
303
304void stm32mp_register_secure_periph_iomem(uintptr_t base)
305{
306 register_periph_iomem(base, SHRES_SECURE);
307}
308
309void stm32mp_register_non_secure_periph_iomem(uintptr_t base)
310{
311 register_periph_iomem(base, SHRES_NON_SECURE);
312}
313
Etienne Carrierec8d47a72020-05-13 13:53:15 +0200314static bool stm32mp_gpio_bank_is_non_secure(unsigned int bank)
315{
316 unsigned int non_secure = 0U;
317 unsigned int i;
318
319 lock_registering();
320
321 if (bank != GPIO_BANK_Z) {
322 return true;
323 }
324
325 for (i = 0U; i < get_gpioz_nbpin(); i++) {
326 if (periph_is_non_secure(STM32MP1_SHRES_GPIOZ(i))) {
327 non_secure++;
328 }
329 }
330
331 return non_secure == get_gpioz_nbpin();
332}
333
Etienne Carriere875f85a2020-05-13 10:20:34 +0200334static bool stm32mp_gpio_bank_is_secure(unsigned int bank)
335{
336 unsigned int secure = 0U;
337 unsigned int i;
338
339 lock_registering();
340
341 if (bank != GPIO_BANK_Z) {
342 return false;
343 }
344
345 for (i = 0U; i < get_gpioz_nbpin(); i++) {
346 if (periph_is_secure(STM32MP1_SHRES_GPIOZ(i))) {
347 secure++;
348 }
349 }
350
351 return secure == get_gpioz_nbpin();
352}
353
Etienne Carriere7ad2c012019-12-08 08:14:03 +0100354bool stm32mp_nsec_can_access_clock(unsigned long clock_id)
355{
Etienne Carriere875f85a2020-05-13 10:20:34 +0200356 enum stm32mp_shres shres_id = STM32MP1_SHRES_COUNT;
357
358 switch (clock_id) {
359 case CK_CSI:
360 case CK_HSE:
361 case CK_HSE_DIV2:
362 case CK_HSI:
363 case CK_LSE:
364 case CK_LSI:
365 case PLL1_P:
366 case PLL1_Q:
367 case PLL1_R:
368 case PLL2_P:
369 case PLL2_Q:
370 case PLL2_R:
371 case PLL3_P:
372 case PLL3_Q:
373 case PLL3_R:
374 case RTCAPB:
375 return true;
376 case GPIOZ:
377 /* Allow clock access if at least one pin is non-secure */
378 return !stm32mp_gpio_bank_is_secure(GPIO_BANK_Z);
379 case CRYP1:
380 shres_id = STM32MP1_SHRES_CRYP1;
381 break;
382 case HASH1:
383 shres_id = STM32MP1_SHRES_HASH1;
384 break;
385 case I2C4_K:
386 shres_id = STM32MP1_SHRES_I2C4;
387 break;
388 case I2C6_K:
389 shres_id = STM32MP1_SHRES_I2C6;
390 break;
391 case IWDG1:
392 shres_id = STM32MP1_SHRES_IWDG1;
393 break;
394 case RNG1_K:
395 shres_id = STM32MP1_SHRES_RNG1;
396 break;
397 case RTC:
398 shres_id = STM32MP1_SHRES_RTC;
399 break;
400 case SPI6_K:
401 shres_id = STM32MP1_SHRES_SPI6;
402 break;
403 case USART1_K:
404 shres_id = STM32MP1_SHRES_USART1;
405 break;
406 default:
407 return false;
408 }
409
410 return periph_is_non_secure(shres_id);
Etienne Carriere7ad2c012019-12-08 08:14:03 +0100411}
412
Etienne Carriere7ad2c012019-12-08 08:14:03 +0100413bool stm32mp_nsec_can_access_reset(unsigned int reset_id)
414{
Etienne Carrierec8d47a72020-05-13 13:53:15 +0200415 enum stm32mp_shres shres_id = STM32MP1_SHRES_COUNT;
416
417 switch (reset_id) {
418 case CRYP1_R:
419 shres_id = STM32MP1_SHRES_CRYP1;
420 break;
421 case GPIOZ_R:
422 /* GPIOZ reset mandates all pins are non-secure */
423 return stm32mp_gpio_bank_is_non_secure(GPIO_BANK_Z);
424 case HASH1_R:
425 shres_id = STM32MP1_SHRES_HASH1;
426 break;
427 case I2C4_R:
428 shres_id = STM32MP1_SHRES_I2C4;
429 break;
430 case I2C6_R:
431 shres_id = STM32MP1_SHRES_I2C6;
432 break;
433 case MCU_R:
434 shres_id = STM32MP1_SHRES_MCU;
435 break;
436 case MDMA_R:
437 shres_id = STM32MP1_SHRES_MDMA;
438 break;
439 case RNG1_R:
440 shres_id = STM32MP1_SHRES_RNG1;
441 break;
442 case SPI6_R:
443 shres_id = STM32MP1_SHRES_SPI6;
444 break;
445 case USART1_R:
446 shres_id = STM32MP1_SHRES_USART1;
447 break;
448 default:
449 return false;
450 }
451
452 return periph_is_non_secure(shres_id);
Etienne Carriere7ad2c012019-12-08 08:14:03 +0100453}
Etienne Carriere7a4a34f2020-05-13 10:07:45 +0200454
455static bool mckprot_protects_periph(enum stm32mp_shres id)
456{
457 switch (id) {
458 case STM32MP1_SHRES_MCU:
459 case STM32MP1_SHRES_PLL3:
460 return true;
461 default:
462 return false;
463 }
464}
465
466/* ETZPC configuration at drivers initialization completion */
467static enum etzpc_decprot_attributes shres2decprot_attr(enum stm32mp_shres id)
468{
469 assert((id < STM32MP1_SHRES_GPIOZ(0)) ||
470 (id > STM32MP1_SHRES_GPIOZ(7)));
471
472 if (periph_is_non_secure(id)) {
473 return ETZPC_DECPROT_NS_RW;
474 }
475
476 return ETZPC_DECPROT_S_RW;
477}
478
479static void set_etzpc_secure_configuration(void)
480{
481 /* Some system peripherals shall be secure */
482 etzpc_configure_decprot(STM32MP1_ETZPC_STGENC_ID, ETZPC_DECPROT_S_RW);
483 etzpc_configure_decprot(STM32MP1_ETZPC_BKPSRAM_ID, ETZPC_DECPROT_S_RW);
484 etzpc_configure_decprot(STM32MP1_ETZPC_DDRCTRL_ID,
485 ETZPC_DECPROT_NS_R_S_W);
486 etzpc_configure_decprot(STM32MP1_ETZPC_DDRPHYC_ID,
487 ETZPC_DECPROT_NS_R_S_W);
488
489 /* Configure ETZPC with peripheral registering */
490 etzpc_configure_decprot(STM32MP1_ETZPC_CRYP1_ID,
491 shres2decprot_attr(STM32MP1_SHRES_CRYP1));
492 etzpc_configure_decprot(STM32MP1_ETZPC_HASH1_ID,
493 shres2decprot_attr(STM32MP1_SHRES_HASH1));
494 etzpc_configure_decprot(STM32MP1_ETZPC_I2C4_ID,
495 shres2decprot_attr(STM32MP1_SHRES_I2C4));
496 etzpc_configure_decprot(STM32MP1_ETZPC_I2C6_ID,
497 shres2decprot_attr(STM32MP1_SHRES_I2C6));
498 etzpc_configure_decprot(STM32MP1_ETZPC_IWDG1_ID,
499 shres2decprot_attr(STM32MP1_SHRES_IWDG1));
500 etzpc_configure_decprot(STM32MP1_ETZPC_RNG1_ID,
501 shres2decprot_attr(STM32MP1_SHRES_RNG1));
502 etzpc_configure_decprot(STM32MP1_ETZPC_USART1_ID,
503 shres2decprot_attr(STM32MP1_SHRES_USART1));
504 etzpc_configure_decprot(STM32MP1_ETZPC_SPI6_ID,
505 shres2decprot_attr(STM32MP1_SHRES_SPI6));
506}
507
508static void check_rcc_secure_configuration(void)
509{
510 uint32_t n;
511 uint32_t error = 0U;
512 bool mckprot = stm32mp1_rcc_is_mckprot();
513 bool secure = stm32mp1_rcc_is_secure();
514
515 for (n = 0U; n < ARRAY_SIZE(shres_state); n++) {
516 if (shres_state[n] != SHRES_SECURE) {
517 continue;
518 }
519
520 if (!secure || (mckprot_protects_periph(n) && (!mckprot))) {
Etienne Carrieree704f992020-05-13 15:51:56 +0200521 ERROR("RCC %s MCKPROT %s and %s secure\n",
Etienne Carriere7a4a34f2020-05-13 10:07:45 +0200522 secure ? "secure" : "non-secure",
523 mckprot ? "set" : "not set",
Etienne Carrieree704f992020-05-13 15:51:56 +0200524 shres2str_id(n));
Etienne Carriere7a4a34f2020-05-13 10:07:45 +0200525 error++;
526 }
527 }
528
529 if (error != 0U) {
530 panic();
531 }
532}
533
534static void set_gpio_secure_configuration(void)
535{
536 uint32_t pin;
537
538 for (pin = 0U; pin < get_gpioz_nbpin(); pin++) {
539 bool secure_state = periph_is_secure(STM32MP1_SHRES_GPIOZ(pin));
540
541 set_gpio_secure_cfg(GPIO_BANK_Z, pin, secure_state);
542 }
543}
544
545static void print_shared_resources_state(void)
546{
547 unsigned int id;
548
549 for (id = 0U; id < STM32MP1_SHRES_COUNT; id++) {
550 switch (shres_state[id]) {
551 case SHRES_SECURE:
Etienne Carrieree704f992020-05-13 15:51:56 +0200552 INFO("stm32mp1 %s is secure\n", shres2str_id(id));
Etienne Carriere7a4a34f2020-05-13 10:07:45 +0200553 break;
554 case SHRES_NON_SECURE:
555 case SHRES_UNREGISTERED:
Etienne Carrieree704f992020-05-13 15:51:56 +0200556 VERBOSE("stm32mp %s is non-secure\n", shres2str_id(id));
Etienne Carriere7a4a34f2020-05-13 10:07:45 +0200557 break;
558 default:
Etienne Carrieree704f992020-05-13 15:51:56 +0200559 VERBOSE("stm32mp %s is invalid\n", shres2str_id(id));
Etienne Carriere7a4a34f2020-05-13 10:07:45 +0200560 panic();
561 }
562 }
563}
564
565void stm32mp_lock_periph_registering(void)
566{
567 registering_locked = true;
568
569 print_shared_resources_state();
570
571 check_rcc_secure_configuration();
572 set_etzpc_secure_configuration();
573 set_gpio_secure_configuration();
574}