blob: 227f05862705ca84c104a8d593884c5562a8fd3a [file] [log] [blame]
Soby Mathewc6820d12016-05-09 17:49:55 +01001/*
Sona Mathew7fe03522022-11-18 18:05:38 -06002 * Copyright (c) 2016-2023, ARM Limited and Contributors. All rights reserved.
Soby Mathewc6820d12016-05-09 17:49:55 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathewc6820d12016-05-09 17:49:55 +01005 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef ARCH_H
8#define ARCH_H
Soby Mathewc6820d12016-05-09 17:49:55 +01009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/utils_def.h>
Isla Mitchell02c63072017-07-21 14:44:36 +010011
Soby Mathewc6820d12016-05-09 17:49:55 +010012/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010015#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(24)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
Sona Mathew7fe03522022-11-18 18:05:38 -060019#define MIDR_VAR_MASK U(0xf)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010020#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
Sona Mathew7fe03522022-11-18 18:05:38 -060022#define MIDR_REV_MASK U(0xf)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010023#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(4)
Soby Mathewc6820d12016-05-09 17:49:55 +010025
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010029#define MPIDR_MT_MASK (U(1) << 24)
Soby Mathewc6820d12016-05-09 17:49:55 +010030#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010032#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK U(0xff)
34#define MPIDR_AFFLVL_SHIFT U(3)
35#define MPIDR_AFF0_SHIFT U(0)
36#define MPIDR_AFF1_SHIFT U(8)
37#define MPIDR_AFF2_SHIFT U(16)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000038#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010039#define MPIDR_AFFINITY_MASK U(0x00ffffff)
40#define MPIDR_AFFLVL0 U(0)
41#define MPIDR_AFFLVL1 U(1)
42#define MPIDR_AFFLVL2 U(2)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000043#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Soby Mathewc6820d12016-05-09 17:49:55 +010044
45#define MPIDR_AFFLVL0_VAL(mpidr) \
46 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
47#define MPIDR_AFFLVL1_VAL(mpidr) \
48 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
49#define MPIDR_AFFLVL2_VAL(mpidr) \
50 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010051#define MPIDR_AFFLVL3_VAL(mpidr) U(0)
Soby Mathewc6820d12016-05-09 17:49:55 +010052
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000053#define MPIDR_AFF_ID(mpid, n) \
54 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
55
56#define MPID_MASK (MPIDR_MT_MASK |\
57 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT)|\
58 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT)|\
59 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
60
61/*
62 * An invalid MPID. This value can be used by functions that return an MPID to
63 * indicate an error.
64 */
65#define INVALID_MPID U(0xFFFFFFFF)
66
Soby Mathewc6820d12016-05-09 17:49:55 +010067/*
68 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
69 * add one while using this macro to define array sizes.
70 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010071#define MPIDR_MAX_AFFLVL U(2)
Soby Mathewc6820d12016-05-09 17:49:55 +010072
73/* Data Cache set/way op type defines */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010074#define DC_OP_ISW U(0x0)
75#define DC_OP_CISW U(0x1)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +000076#if ERRATA_A53_827319
77#define DC_OP_CSW DC_OP_CISW
78#else
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010079#define DC_OP_CSW U(0x2)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +000080#endif
Soby Mathewc6820d12016-05-09 17:49:55 +010081
82/*******************************************************************************
83 * Generic timer memory mapped registers & offsets
84 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010085#define CNTCR_OFF U(0x000)
Yann Gautier007d7452019-04-17 13:47:07 +020086/* Counter Count Value Lower register */
87#define CNTCVL_OFF U(0x008)
88/* Counter Count Value Upper register */
89#define CNTCVU_OFF U(0x00C)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010090#define CNTFID_OFF U(0x020)
Soby Mathewc6820d12016-05-09 17:49:55 +010091
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010092#define CNTCR_EN (U(1) << 0)
93#define CNTCR_HDBG (U(1) << 1)
Soby Mathewc6820d12016-05-09 17:49:55 +010094#define CNTCR_FCREQ(x) ((x) << 8)
95
96/*******************************************************************************
97 * System register bit definitions
98 ******************************************************************************/
99/* CLIDR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100100#define LOUIS_SHIFT U(21)
101#define LOC_SHIFT U(24)
102#define CLIDR_FIELD_WIDTH U(3)
Soby Mathewc6820d12016-05-09 17:49:55 +0100103
104/* CSSELR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100105#define LEVEL_SHIFT U(1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100106
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100107/* ID_DFR0_EL1 definitions */
108#define ID_DFR0_COPTRC_SHIFT U(12)
109#define ID_DFR0_COPTRC_MASK U(0xf)
110#define ID_DFR0_COPTRC_SUPPORTED U(1)
111#define ID_DFR0_COPTRC_LENGTH U(4)
Manish V Badarkhe8ce33942021-07-18 02:26:27 +0100112#define ID_DFR0_TRACEFILT_SHIFT U(28)
113#define ID_DFR0_TRACEFILT_MASK U(0xf)
114#define ID_DFR0_TRACEFILT_SUPPORTED U(1)
115#define ID_DFR0_TRACEFILT_LENGTH U(4)
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100116
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000117/* ID_DFR1_EL1 definitions */
118#define ID_DFR1_MTPMU_SHIFT U(0)
119#define ID_DFR1_MTPMU_MASK U(0xf)
120#define ID_DFR1_MTPMU_SUPPORTED U(1)
121
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000122/* ID_MMFR4 definitions */
123#define ID_MMFR4_CNP_SHIFT U(12)
124#define ID_MMFR4_CNP_LENGTH U(4)
125#define ID_MMFR4_CNP_MASK U(0xf)
126
johpow0174b7e442021-12-01 13:18:30 -0600127#define ID_MMFR4_CCIDX_SHIFT U(24)
128#define ID_MMFR4_CCIDX_LENGTH U(4)
129#define ID_MMFR4_CCIDX_MASK U(0xf)
130
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000131/* ID_PFR0 definitions */
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100132#define ID_PFR0_AMU_SHIFT U(20)
133#define ID_PFR0_AMU_LENGTH U(4)
134#define ID_PFR0_AMU_MASK U(0xf)
johpow01fa59c6f2020-10-02 13:41:11 -0500135#define ID_PFR0_AMU_NOT_SUPPORTED U(0x0)
136#define ID_PFR0_AMU_V1 U(0x1)
137#define ID_PFR0_AMU_V1P1 U(0x2)
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100138
Sathees Balya0911df12018-12-06 13:33:24 +0000139#define ID_PFR0_DIT_SHIFT U(24)
140#define ID_PFR0_DIT_LENGTH U(4)
141#define ID_PFR0_DIT_MASK U(0xf)
142#define ID_PFR0_DIT_SUPPORTED (U(1) << ID_PFR0_DIT_SHIFT)
143
Soby Mathewc6820d12016-05-09 17:49:55 +0100144/* ID_PFR1 definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100145#define ID_PFR1_VIRTEXT_SHIFT U(12)
146#define ID_PFR1_VIRTEXT_MASK U(0xf)
Soby Mathewc6820d12016-05-09 17:49:55 +0100147#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
148 & ID_PFR1_VIRTEXT_MASK)
Antonio Nino Diazd29d21e2019-02-06 09:23:04 +0000149#define ID_PFR1_GENTIMER_SHIFT U(16)
150#define ID_PFR1_GENTIMER_MASK U(0xf)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100151#define ID_PFR1_GIC_SHIFT U(28)
152#define ID_PFR1_GIC_MASK U(0xf)
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000153#define ID_PFR1_SEC_SHIFT U(4)
154#define ID_PFR1_SEC_MASK U(0xf)
155#define ID_PFR1_ELx_ENABLED U(1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100156
157/* SCTLR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100158#define SCTLR_RES1_DEF ((U(1) << 23) | (U(1) << 22) | (U(1) << 4) | \
159 (U(1) << 3))
Etienne Carriere70a004b2017-11-05 22:56:03 +0100160#if ARM_ARCH_MAJOR == 7
161#define SCTLR_RES1 SCTLR_RES1_DEF
162#else
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100163#define SCTLR_RES1 (SCTLR_RES1_DEF | (U(1) << 11))
Etienne Carriere70a004b2017-11-05 22:56:03 +0100164#endif
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100165#define SCTLR_M_BIT (U(1) << 0)
166#define SCTLR_A_BIT (U(1) << 1)
167#define SCTLR_C_BIT (U(1) << 2)
168#define SCTLR_CP15BEN_BIT (U(1) << 5)
169#define SCTLR_ITD_BIT (U(1) << 7)
170#define SCTLR_Z_BIT (U(1) << 11)
171#define SCTLR_I_BIT (U(1) << 12)
172#define SCTLR_V_BIT (U(1) << 13)
173#define SCTLR_RR_BIT (U(1) << 14)
174#define SCTLR_NTWI_BIT (U(1) << 16)
175#define SCTLR_NTWE_BIT (U(1) << 18)
176#define SCTLR_WXN_BIT (U(1) << 19)
177#define SCTLR_UWXN_BIT (U(1) << 20)
178#define SCTLR_EE_BIT (U(1) << 25)
179#define SCTLR_TRE_BIT (U(1) << 28)
180#define SCTLR_AFE_BIT (U(1) << 29)
181#define SCTLR_TE_BIT (U(1) << 30)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000182#define SCTLR_DSSBS_BIT (U(1) << 31)
johpow0174b7e442021-12-01 13:18:30 -0600183#define SCTLR_RESET_VAL (SCTLR_RES1 | SCTLR_NTWE_BIT | \
David Cunadofee86532017-04-13 22:38:29 +0100184 SCTLR_NTWI_BIT | SCTLR_CP15BEN_BIT)
Soby Mathewc6820d12016-05-09 17:49:55 +0100185
dp-arm595d0d52017-02-08 11:51:50 +0000186/* SDCR definitions */
187#define SDCR_SPD(x) ((x) << 14)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100188#define SDCR_SPD_LEGACY U(0x0)
189#define SDCR_SPD_DISABLE U(0x2)
190#define SDCR_SPD_ENABLE U(0x3)
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000191#define SDCR_SCCD_BIT (U(1) << 23)
Manish V Badarkhe8ce33942021-07-18 02:26:27 +0100192#define SDCR_TTRF_BIT (U(1) << 19)
Alexei Fedorov9074dea2019-08-20 15:22:44 +0100193#define SDCR_SPME_BIT (U(1) << 17)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100194#define SDCR_RESET_VAL U(0x0)
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000195#define SDCR_MTPME_BIT (U(1) << 28)
dp-arm595d0d52017-02-08 11:51:50 +0000196
Soby Mathewc6820d12016-05-09 17:49:55 +0100197/* HSCTLR definitions */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000198#define HSCTLR_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100199 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
200 (U(1) << 11) | (U(1) << 4) | (U(1) << 3))
201
202#define HSCTLR_M_BIT (U(1) << 0)
203#define HSCTLR_A_BIT (U(1) << 1)
204#define HSCTLR_C_BIT (U(1) << 2)
205#define HSCTLR_CP15BEN_BIT (U(1) << 5)
206#define HSCTLR_ITD_BIT (U(1) << 7)
207#define HSCTLR_SED_BIT (U(1) << 8)
208#define HSCTLR_I_BIT (U(1) << 12)
209#define HSCTLR_WXN_BIT (U(1) << 19)
210#define HSCTLR_EE_BIT (U(1) << 25)
211#define HSCTLR_TE_BIT (U(1) << 30)
Soby Mathewc6820d12016-05-09 17:49:55 +0100212
213/* CPACR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100214#define CPACR_FPEN(x) ((x) << 20)
Jimmy Brissoned202072020-08-04 16:18:52 -0500215#define CPACR_FP_TRAP_PL0 UL(0x1)
216#define CPACR_FP_TRAP_ALL UL(0x2)
217#define CPACR_FP_TRAP_NONE UL(0x3)
Soby Mathewc6820d12016-05-09 17:49:55 +0100218
219/* SCR definitions */
Jimmy Brissoned202072020-08-04 16:18:52 -0500220#define SCR_TWE_BIT (UL(1) << 13)
221#define SCR_TWI_BIT (UL(1) << 12)
222#define SCR_SIF_BIT (UL(1) << 9)
223#define SCR_HCE_BIT (UL(1) << 8)
224#define SCR_SCD_BIT (UL(1) << 7)
225#define SCR_NET_BIT (UL(1) << 6)
226#define SCR_AW_BIT (UL(1) << 5)
227#define SCR_FW_BIT (UL(1) << 4)
228#define SCR_EA_BIT (UL(1) << 3)
229#define SCR_FIQ_BIT (UL(1) << 2)
230#define SCR_IRQ_BIT (UL(1) << 1)
231#define SCR_NS_BIT (UL(1) << 0)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100232#define SCR_VALID_BIT_MASK U(0x33ff)
233#define SCR_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100234
235#define GET_NS_BIT(scr) ((scr) & SCR_NS_BIT)
236
237/* HCR definitions */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000238#define HCR_TGE_BIT (U(1) << 27)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100239#define HCR_AMO_BIT (U(1) << 5)
240#define HCR_IMO_BIT (U(1) << 4)
241#define HCR_FMO_BIT (U(1) << 3)
242#define HCR_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100243
244/* CNTHCTL definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100245#define CNTHCTL_RESET_VAL U(0x0)
246#define PL1PCEN_BIT (U(1) << 1)
247#define PL1PCTEN_BIT (U(1) << 0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100248
249/* CNTKCTL definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100250#define PL0PTEN_BIT (U(1) << 9)
251#define PL0VTEN_BIT (U(1) << 8)
252#define PL0PCTEN_BIT (U(1) << 0)
253#define PL0VCTEN_BIT (U(1) << 1)
254#define EVNTEN_BIT (U(1) << 2)
255#define EVNTDIR_BIT (U(1) << 3)
256#define EVNTI_SHIFT U(4)
257#define EVNTI_MASK U(0xf)
Soby Mathewc6820d12016-05-09 17:49:55 +0100258
259/* HCPTR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100260#define HCPTR_RES1 ((U(1) << 13) | (U(1) << 12) | U(0x3ff))
261#define TCPAC_BIT (U(1) << 31)
Chris Kaya5fde282021-05-26 11:58:23 +0100262#define TAM_SHIFT U(30)
263#define TAM_BIT (U(1) << TAM_SHIFT)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100264#define TTA_BIT (U(1) << 20)
Sandrine Bailleux6061c452018-07-13 10:04:12 +0200265#define TCP11_BIT (U(1) << 11)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100266#define TCP10_BIT (U(1) << 10)
David Cunadofee86532017-04-13 22:38:29 +0100267#define HCPTR_RESET_VAL HCPTR_RES1
268
Elyes Haouas2be03c02023-02-13 09:14:48 +0100269/* VTTBR definitions */
David Cunadofee86532017-04-13 22:38:29 +0100270#define VTTBR_RESET_VAL ULL(0x0)
271#define VTTBR_VMID_MASK ULL(0xff)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100272#define VTTBR_VMID_SHIFT U(48)
273#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
274#define VTTBR_BADDR_SHIFT U(0)
David Cunadofee86532017-04-13 22:38:29 +0100275
276/* HDCR definitions */
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000277#define HDCR_MTPME_BIT (U(1) << 28)
Alexei Fedorov9074dea2019-08-20 15:22:44 +0100278#define HDCR_HLP_BIT (U(1) << 26)
279#define HDCR_HPME_BIT (U(1) << 7)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100280#define HDCR_RESET_VAL U(0x0)
David Cunadofee86532017-04-13 22:38:29 +0100281
282/* HSTR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100283#define HSTR_RESET_VAL U(0x0)
David Cunadofee86532017-04-13 22:38:29 +0100284
285/* CNTHP_CTL definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100286#define CNTHP_CTL_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100287
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000288/* NSACR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100289#define NSASEDIS_BIT (U(1) << 15)
290#define NSTRCDIS_BIT (U(1) << 20)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100291#define NSACR_CP11_BIT (U(1) << 11)
292#define NSACR_CP10_BIT (U(1) << 10)
293#define NSACR_IMP_DEF_MASK (U(0x7) << 16)
David Cunadofee86532017-04-13 22:38:29 +0100294#define NSACR_ENABLE_FP_ACCESS (NSACR_CP11_BIT | NSACR_CP10_BIT)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100295#define NSACR_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100296
297/* CPACR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100298#define ASEDIS_BIT (U(1) << 31)
299#define TRCDIS_BIT (U(1) << 28)
300#define CPACR_CP11_SHIFT U(22)
301#define CPACR_CP10_SHIFT U(20)
302#define CPACR_ENABLE_FP_ACCESS ((U(0x3) << CPACR_CP11_SHIFT) |\
303 (U(0x3) << CPACR_CP10_SHIFT))
johpow0174b7e442021-12-01 13:18:30 -0600304#define CPACR_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100305
306/* FPEXC definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100307#define FPEXC_RES1 ((U(1) << 10) | (U(1) << 9) | (U(1) << 8))
308#define FPEXC_EN_BIT (U(1) << 30)
David Cunadofee86532017-04-13 22:38:29 +0100309#define FPEXC_RESET_VAL FPEXC_RES1
Soby Mathewc6820d12016-05-09 17:49:55 +0100310
311/* SPSR/CPSR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100312#define SPSR_FIQ_BIT (U(1) << 0)
313#define SPSR_IRQ_BIT (U(1) << 1)
314#define SPSR_ABT_BIT (U(1) << 2)
315#define SPSR_AIF_SHIFT U(6)
316#define SPSR_AIF_MASK U(0x7)
Soby Mathewc6820d12016-05-09 17:49:55 +0100317
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100318#define SPSR_E_SHIFT U(9)
319#define SPSR_E_MASK U(0x1)
320#define SPSR_E_LITTLE U(0)
321#define SPSR_E_BIG U(1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100322
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100323#define SPSR_T_SHIFT U(5)
324#define SPSR_T_MASK U(0x1)
325#define SPSR_T_ARM U(0)
326#define SPSR_T_THUMB U(1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100327
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100328#define SPSR_MODE_SHIFT U(0)
329#define SPSR_MODE_MASK U(0x7)
Soby Mathewc6820d12016-05-09 17:49:55 +0100330
John Tsichritzis55534172019-07-23 11:12:41 +0100331#define SPSR_SSBS_BIT BIT_32(23)
332
Soby Mathewc6820d12016-05-09 17:49:55 +0100333#define DISABLE_ALL_EXCEPTIONS \
334 (SPSR_FIQ_BIT | SPSR_IRQ_BIT | SPSR_ABT_BIT)
335
Sathees Balya0911df12018-12-06 13:33:24 +0000336#define CPSR_DIT_BIT (U(1) << 21)
Soby Mathewc6820d12016-05-09 17:49:55 +0100337/*
338 * TTBCR definitions
339 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100340#define TTBCR_EAE_BIT (U(1) << 31)
Soby Mathewc6820d12016-05-09 17:49:55 +0100341
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100342#define TTBCR_SH1_NON_SHAREABLE (U(0x0) << 28)
343#define TTBCR_SH1_OUTER_SHAREABLE (U(0x2) << 28)
344#define TTBCR_SH1_INNER_SHAREABLE (U(0x3) << 28)
Soby Mathewc6820d12016-05-09 17:49:55 +0100345
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100346#define TTBCR_RGN1_OUTER_NC (U(0x0) << 26)
347#define TTBCR_RGN1_OUTER_WBA (U(0x1) << 26)
348#define TTBCR_RGN1_OUTER_WT (U(0x2) << 26)
349#define TTBCR_RGN1_OUTER_WBNA (U(0x3) << 26)
Soby Mathewc6820d12016-05-09 17:49:55 +0100350
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100351#define TTBCR_RGN1_INNER_NC (U(0x0) << 24)
352#define TTBCR_RGN1_INNER_WBA (U(0x1) << 24)
353#define TTBCR_RGN1_INNER_WT (U(0x2) << 24)
354#define TTBCR_RGN1_INNER_WBNA (U(0x3) << 24)
Soby Mathewc6820d12016-05-09 17:49:55 +0100355
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100356#define TTBCR_EPD1_BIT (U(1) << 23)
357#define TTBCR_A1_BIT (U(1) << 22)
Soby Mathewc6820d12016-05-09 17:49:55 +0100358
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100359#define TTBCR_T1SZ_SHIFT U(16)
360#define TTBCR_T1SZ_MASK U(0x7)
361#define TTBCR_TxSZ_MIN U(0)
362#define TTBCR_TxSZ_MAX U(7)
Soby Mathewc6820d12016-05-09 17:49:55 +0100363
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100364#define TTBCR_SH0_NON_SHAREABLE (U(0x0) << 12)
365#define TTBCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
366#define TTBCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
Soby Mathewc6820d12016-05-09 17:49:55 +0100367
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100368#define TTBCR_RGN0_OUTER_NC (U(0x0) << 10)
369#define TTBCR_RGN0_OUTER_WBA (U(0x1) << 10)
370#define TTBCR_RGN0_OUTER_WT (U(0x2) << 10)
371#define TTBCR_RGN0_OUTER_WBNA (U(0x3) << 10)
Soby Mathewc6820d12016-05-09 17:49:55 +0100372
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100373#define TTBCR_RGN0_INNER_NC (U(0x0) << 8)
374#define TTBCR_RGN0_INNER_WBA (U(0x1) << 8)
375#define TTBCR_RGN0_INNER_WT (U(0x2) << 8)
376#define TTBCR_RGN0_INNER_WBNA (U(0x3) << 8)
Soby Mathewc6820d12016-05-09 17:49:55 +0100377
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100378#define TTBCR_EPD0_BIT (U(1) << 7)
379#define TTBCR_T0SZ_SHIFT U(0)
380#define TTBCR_T0SZ_MASK U(0x7)
Soby Mathewc6820d12016-05-09 17:49:55 +0100381
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100382/*
383 * HTCR definitions
384 */
385#define HTCR_RES1 ((U(1) << 31) | (U(1) << 23))
386
387#define HTCR_SH0_NON_SHAREABLE (U(0x0) << 12)
388#define HTCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
389#define HTCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
390
391#define HTCR_RGN0_OUTER_NC (U(0x0) << 10)
392#define HTCR_RGN0_OUTER_WBA (U(0x1) << 10)
393#define HTCR_RGN0_OUTER_WT (U(0x2) << 10)
394#define HTCR_RGN0_OUTER_WBNA (U(0x3) << 10)
395
396#define HTCR_RGN0_INNER_NC (U(0x0) << 8)
397#define HTCR_RGN0_INNER_WBA (U(0x1) << 8)
398#define HTCR_RGN0_INNER_WT (U(0x2) << 8)
399#define HTCR_RGN0_INNER_WBNA (U(0x3) << 8)
400
401#define HTCR_T0SZ_SHIFT U(0)
402#define HTCR_T0SZ_MASK U(0x7)
403
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100404#define MODE_RW_SHIFT U(0x4)
405#define MODE_RW_MASK U(0x1)
406#define MODE_RW_32 U(0x1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100407
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100408#define MODE32_SHIFT U(0)
409#define MODE32_MASK U(0x1f)
410#define MODE32_usr U(0x10)
411#define MODE32_fiq U(0x11)
412#define MODE32_irq U(0x12)
413#define MODE32_svc U(0x13)
414#define MODE32_mon U(0x16)
415#define MODE32_abt U(0x17)
416#define MODE32_hyp U(0x1a)
417#define MODE32_und U(0x1b)
418#define MODE32_sys U(0x1f)
Soby Mathewc6820d12016-05-09 17:49:55 +0100419
420#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
421
John Powella5c66362020-03-20 14:21:05 -0500422#define SPSR_MODE32(mode, isa, endian, aif) \
423( \
424 ( \
425 (MODE_RW_32 << MODE_RW_SHIFT) | \
426 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
427 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
428 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
429 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT) \
430 ) & \
431 (~(SPSR_SSBS_BIT)) \
432)
Soby Mathewc6820d12016-05-09 17:49:55 +0100433
434/*
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100435 * TTBR definitions
436 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100437#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100438
439/*
Soby Mathewc6820d12016-05-09 17:49:55 +0100440 * CTR definitions
441 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100442#define CTR_CWG_SHIFT U(24)
443#define CTR_CWG_MASK U(0xf)
444#define CTR_ERG_SHIFT U(20)
445#define CTR_ERG_MASK U(0xf)
446#define CTR_DMINLINE_SHIFT U(16)
447#define CTR_DMINLINE_WIDTH U(4)
448#define CTR_DMINLINE_MASK ((U(1) << 4) - U(1))
449#define CTR_L1IP_SHIFT U(14)
450#define CTR_L1IP_MASK U(0x3)
451#define CTR_IMINLINE_SHIFT U(0)
452#define CTR_IMINLINE_MASK U(0xf)
Soby Mathewc6820d12016-05-09 17:49:55 +0100453
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100454#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Soby Mathewc6820d12016-05-09 17:49:55 +0100455
David Cunado5f55e282016-10-31 17:37:34 +0000456/* PMCR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100457#define PMCR_N_SHIFT U(11)
458#define PMCR_N_MASK U(0x1f)
David Cunado5f55e282016-10-31 17:37:34 +0000459#define PMCR_N_BITS (PMCR_N_MASK << PMCR_N_SHIFT)
Alexei Fedorov9074dea2019-08-20 15:22:44 +0100460#define PMCR_LP_BIT (U(1) << 7)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100461#define PMCR_LC_BIT (U(1) << 6)
462#define PMCR_DP_BIT (U(1) << 5)
Alexei Fedorov9074dea2019-08-20 15:22:44 +0100463#define PMCR_RESET_VAL U(0x0)
David Cunado5f55e282016-10-31 17:37:34 +0000464
Soby Mathewc6820d12016-05-09 17:49:55 +0100465/*******************************************************************************
Antonio Nino Diazac998032017-02-27 17:23:54 +0000466 * Definitions of register offsets, fields and macros for CPU system
467 * instructions.
468 ******************************************************************************/
469
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100470#define TLBI_ADDR_SHIFT U(0)
471#define TLBI_ADDR_MASK U(0xFFFFF000)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000472#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
473
474/*******************************************************************************
Soby Mathewc6820d12016-05-09 17:49:55 +0100475 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
476 * system level implementation of the Generic Timer.
477 ******************************************************************************/
Soby Mathew2d9f7952018-06-11 16:21:30 +0100478#define CNTCTLBASE_CNTFRQ U(0x0)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100479#define CNTNSAR U(0x4)
Soby Mathewc6820d12016-05-09 17:49:55 +0100480#define CNTNSAR_NS_SHIFT(x) (x)
481
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100482#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
483#define CNTACR_RPCT_SHIFT U(0x0)
484#define CNTACR_RVCT_SHIFT U(0x1)
485#define CNTACR_RFRQ_SHIFT U(0x2)
486#define CNTACR_RVOFF_SHIFT U(0x3)
487#define CNTACR_RWVT_SHIFT U(0x4)
488#define CNTACR_RWPT_SHIFT U(0x5)
Soby Mathewc6820d12016-05-09 17:49:55 +0100489
Soby Mathew2d9f7952018-06-11 16:21:30 +0100490/*******************************************************************************
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000491 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew2d9f7952018-06-11 16:21:30 +0100492 * system level implementation of the Generic Timer.
493 ******************************************************************************/
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000494/* Physical Count register. */
495#define CNTPCT_LO U(0x0)
496/* Counter Frequency register. */
497#define CNTBASEN_CNTFRQ U(0x10)
498/* Physical Timer CompareValue register. */
499#define CNTP_CVAL_LO U(0x20)
500/* Physical Timer Control register. */
501#define CNTP_CTL U(0x2c)
502
503/* Physical timer control register bit fields shifts and masks */
johpow0174b7e442021-12-01 13:18:30 -0600504#define CNTP_CTL_ENABLE_SHIFT 0
505#define CNTP_CTL_IMASK_SHIFT 1
506#define CNTP_CTL_ISTATUS_SHIFT 2
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000507
johpow0174b7e442021-12-01 13:18:30 -0600508#define CNTP_CTL_ENABLE_MASK U(1)
509#define CNTP_CTL_IMASK_MASK U(1)
510#define CNTP_CTL_ISTATUS_MASK U(1)
Soby Mathew2d9f7952018-06-11 16:21:30 +0100511
Soby Mathewc6820d12016-05-09 17:49:55 +0100512/* MAIR macros */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000513#define MAIR0_ATTR_SET(attr, index) ((attr) << ((index) << U(3)))
514#define MAIR1_ATTR_SET(attr, index) ((attr) << (((index) - U(3)) << U(3)))
Soby Mathewc6820d12016-05-09 17:49:55 +0100515
516/* System register defines The format is: coproc, opt1, CRn, CRm, opt2 */
517#define SCR p15, 0, c1, c1, 0
518#define SCTLR p15, 0, c1, c0, 0
Etienne Carriere70a004b2017-11-05 22:56:03 +0100519#define ACTLR p15, 0, c1, c0, 1
dp-arm595d0d52017-02-08 11:51:50 +0000520#define SDCR p15, 0, c1, c3, 1
Soby Mathewc6820d12016-05-09 17:49:55 +0100521#define MPIDR p15, 0, c0, c0, 5
522#define MIDR p15, 0, c0, c0, 0
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000523#define HVBAR p15, 4, c12, c0, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100524#define VBAR p15, 0, c12, c0, 0
525#define MVBAR p15, 0, c12, c0, 1
526#define NSACR p15, 0, c1, c1, 2
527#define CPACR p15, 0, c1, c0, 2
528#define DCCIMVAC p15, 0, c7, c14, 1
529#define DCCMVAC p15, 0, c7, c10, 1
530#define DCIMVAC p15, 0, c7, c6, 1
531#define DCCISW p15, 0, c7, c14, 2
532#define DCCSW p15, 0, c7, c10, 2
533#define DCISW p15, 0, c7, c6, 2
534#define CTR p15, 0, c0, c0, 1
535#define CNTFRQ p15, 0, c14, c0, 0
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000536#define ID_MMFR4 p15, 0, c0, c2, 6
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100537#define ID_DFR0 p15, 0, c0, c1, 2
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000538#define ID_DFR1 p15, 0, c0, c3, 5
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100539#define ID_PFR0 p15, 0, c0, c1, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100540#define ID_PFR1 p15, 0, c0, c1, 1
541#define MAIR0 p15, 0, c10, c2, 0
542#define MAIR1 p15, 0, c10, c2, 1
543#define TTBCR p15, 0, c2, c0, 2
544#define TTBR0 p15, 0, c2, c0, 0
545#define TTBR1 p15, 0, c2, c0, 1
546#define TLBIALL p15, 0, c8, c7, 0
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000547#define TLBIALLH p15, 4, c8, c7, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100548#define TLBIALLIS p15, 0, c8, c3, 0
549#define TLBIMVA p15, 0, c8, c7, 1
550#define TLBIMVAA p15, 0, c8, c7, 3
Antonio Nino Diazac998032017-02-27 17:23:54 +0000551#define TLBIMVAAIS p15, 0, c8, c3, 3
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100552#define TLBIMVAHIS p15, 4, c8, c3, 1
Antonio Nino Diazac998032017-02-27 17:23:54 +0000553#define BPIALLIS p15, 0, c7, c1, 6
Dimitris Papastamos0a4cded2018-01-02 11:37:02 +0000554#define BPIALL p15, 0, c7, c5, 6
555#define ICIALLU p15, 0, c7, c5, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100556#define HSCTLR p15, 4, c1, c0, 0
557#define HCR p15, 4, c1, c1, 0
558#define HCPTR p15, 4, c1, c1, 2
David Cunadofee86532017-04-13 22:38:29 +0100559#define HSTR p15, 4, c1, c1, 3
Soby Mathewc6820d12016-05-09 17:49:55 +0100560#define CNTHCTL p15, 4, c14, c1, 0
Yatharth Kochar2694cba2016-11-14 12:00:41 +0000561#define CNTKCTL p15, 0, c14, c1, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100562#define VPIDR p15, 4, c0, c0, 0
563#define VMPIDR p15, 4, c0, c0, 5
564#define ISR p15, 0, c12, c1, 0
565#define CLIDR p15, 1, c0, c0, 1
566#define CSSELR p15, 2, c0, c0, 0
567#define CCSIDR p15, 1, c0, c0, 0
johpow0174b7e442021-12-01 13:18:30 -0600568#define CCSIDR2 p15, 1, c0, c0, 2
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100569#define HTCR p15, 4, c2, c0, 2
570#define HMAIR0 p15, 4, c10, c2, 0
Douglas Raillard77414632018-08-21 12:54:45 +0100571#define ATS1CPR p15, 0, c7, c8, 0
572#define ATS1HR p15, 4, c7, c8, 0
Yatharth Kochara9f776c2016-11-10 16:17:51 +0000573#define DBGOSDLR p14, 0, c1, c3, 4
Soby Mathewc6820d12016-05-09 17:49:55 +0100574
David Cunado5f55e282016-10-31 17:37:34 +0000575/* Debug register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
576#define HDCR p15, 4, c1, c1, 1
David Cunado5f55e282016-10-31 17:37:34 +0000577#define PMCR p15, 0, c9, c12, 0
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000578#define CNTHP_TVAL p15, 4, c14, c2, 0
David Cunadoc14b08e2016-11-25 00:21:59 +0000579#define CNTHP_CTL p15, 4, c14, c2, 1
David Cunado5f55e282016-10-31 17:37:34 +0000580
Etienne Carriere70a004b2017-11-05 22:56:03 +0100581/* AArch32 coproc registers for 32bit MMU descriptor support */
582#define PRRR p15, 0, c10, c2, 0
583#define NMRR p15, 0, c10, c2, 1
584#define DACR p15, 0, c3, c0, 0
585
Soby Mathewc6820d12016-05-09 17:49:55 +0100586/* GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
587#define ICC_IAR1 p15, 0, c12, c12, 0
588#define ICC_IAR0 p15, 0, c12, c8, 0
589#define ICC_EOIR1 p15, 0, c12, c12, 1
590#define ICC_EOIR0 p15, 0, c12, c8, 1
591#define ICC_HPPIR1 p15, 0, c12, c12, 2
592#define ICC_HPPIR0 p15, 0, c12, c8, 2
593#define ICC_BPR1 p15, 0, c12, c12, 3
594#define ICC_BPR0 p15, 0, c12, c8, 3
595#define ICC_DIR p15, 0, c12, c11, 1
596#define ICC_PMR p15, 0, c4, c6, 0
597#define ICC_RPR p15, 0, c12, c11, 3
598#define ICC_CTLR p15, 0, c12, c12, 4
599#define ICC_MCTLR p15, 6, c12, c12, 4
600#define ICC_SRE p15, 0, c12, c12, 5
601#define ICC_HSRE p15, 4, c12, c9, 5
602#define ICC_MSRE p15, 6, c12, c12, 5
603#define ICC_IGRPEN0 p15, 0, c12, c12, 6
604#define ICC_IGRPEN1 p15, 0, c12, c12, 7
605#define ICC_MGRPEN1 p15, 6, c12, c12, 7
606
607/* 64 bit system register defines The format is: coproc, opt1, CRm */
608#define TTBR0_64 p15, 0, c2
609#define TTBR1_64 p15, 1, c2
610#define CNTVOFF_64 p15, 4, c14
611#define VTTBR_64 p15, 6, c2
612#define CNTPCT_64 p15, 0, c14
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100613#define HTTBR_64 p15, 4, c2
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000614#define CNTHP_CVAL_64 p15, 6, c14
Douglas Raillard77414632018-08-21 12:54:45 +0100615#define PAR_64 p15, 0, c7
Soby Mathewc6820d12016-05-09 17:49:55 +0100616
617/* 64 bit GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRm */
618#define ICC_SGI1R_EL1_64 p15, 0, c12
619#define ICC_ASGI1R_EL1_64 p15, 1, c12
620#define ICC_SGI0R_EL1_64 p15, 2, c12
621
Yann Gautier69508e92019-05-21 18:59:18 +0200622/* Fault registers. The format is: coproc, opt1, CRn, CRm, opt2 */
623#define DFSR p15, 0, c5, c0, 0
624#define IFSR p15, 0, c5, c0, 1
625#define DFAR p15, 0, c6, c0, 0
626#define IFAR p15, 0, c6, c0, 2
627
Isla Mitchell02c63072017-07-21 14:44:36 +0100628/*******************************************************************************
629 * Definitions of MAIR encodings for device and normal memory
630 ******************************************************************************/
631/*
632 * MAIR encodings for device memory attributes.
633 */
634#define MAIR_DEV_nGnRnE U(0x0)
635#define MAIR_DEV_nGnRE U(0x4)
636#define MAIR_DEV_nGRE U(0x8)
637#define MAIR_DEV_GRE U(0xc)
638
639/*
640 * MAIR encodings for normal memory attributes.
641 *
642 * Cache Policy
643 * WT: Write Through
644 * WB: Write Back
645 * NC: Non-Cacheable
646 *
647 * Transient Hint
648 * NTR: Non-Transient
649 * TR: Transient
650 *
651 * Allocation Policy
652 * RA: Read Allocate
653 * WA: Write Allocate
654 * RWA: Read and Write Allocate
655 * NA: No Allocation
656 */
657#define MAIR_NORM_WT_TR_WA U(0x1)
658#define MAIR_NORM_WT_TR_RA U(0x2)
659#define MAIR_NORM_WT_TR_RWA U(0x3)
660#define MAIR_NORM_NC U(0x4)
661#define MAIR_NORM_WB_TR_WA U(0x5)
662#define MAIR_NORM_WB_TR_RA U(0x6)
663#define MAIR_NORM_WB_TR_RWA U(0x7)
664#define MAIR_NORM_WT_NTR_NA U(0x8)
665#define MAIR_NORM_WT_NTR_WA U(0x9)
666#define MAIR_NORM_WT_NTR_RA U(0xa)
667#define MAIR_NORM_WT_NTR_RWA U(0xb)
668#define MAIR_NORM_WB_NTR_NA U(0xc)
669#define MAIR_NORM_WB_NTR_WA U(0xd)
670#define MAIR_NORM_WB_NTR_RA U(0xe)
671#define MAIR_NORM_WB_NTR_RWA U(0xf)
672
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100673#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell02c63072017-07-21 14:44:36 +0100674
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100675#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
676 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell02c63072017-07-21 14:44:36 +0100677
Douglas Raillard77414632018-08-21 12:54:45 +0100678/* PAR fields */
679#define PAR_F_SHIFT U(0)
680#define PAR_F_MASK ULL(0x1)
681#define PAR_ADDR_SHIFT U(12)
Yann Gautier812c3252018-09-20 15:48:52 +0200682#define PAR_ADDR_MASK (BIT_64(40) - ULL(1)) /* 40-bits-wide page address */
Douglas Raillard77414632018-08-21 12:54:45 +0100683
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100684/*******************************************************************************
johpow01fa59c6f2020-10-02 13:41:11 -0500685 * Definitions for system register interface to AMU for FEAT_AMUv1
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100686 ******************************************************************************/
687#define AMCR p15, 0, c13, c2, 0
688#define AMCFGR p15, 0, c13, c2, 1
689#define AMCGCR p15, 0, c13, c2, 2
690#define AMUSERENR p15, 0, c13, c2, 3
691#define AMCNTENCLR0 p15, 0, c13, c2, 4
692#define AMCNTENSET0 p15, 0, c13, c2, 5
693#define AMCNTENCLR1 p15, 0, c13, c3, 0
Joel Hutton0dcdd8d2017-12-21 15:21:20 +0000694#define AMCNTENSET1 p15, 0, c13, c3, 1
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100695
696/* Activity Monitor Group 0 Event Counter Registers */
697#define AMEVCNTR00 p15, 0, c0
698#define AMEVCNTR01 p15, 1, c0
699#define AMEVCNTR02 p15, 2, c0
700#define AMEVCNTR03 p15, 3, c0
701
702/* Activity Monitor Group 0 Event Type Registers */
703#define AMEVTYPER00 p15, 0, c13, c6, 0
704#define AMEVTYPER01 p15, 0, c13, c6, 1
705#define AMEVTYPER02 p15, 0, c13, c6, 2
706#define AMEVTYPER03 p15, 0, c13, c6, 3
707
Joel Hutton2691bc62017-12-12 15:47:55 +0000708/* Activity Monitor Group 1 Event Counter Registers */
709#define AMEVCNTR10 p15, 0, c4
710#define AMEVCNTR11 p15, 1, c4
711#define AMEVCNTR12 p15, 2, c4
712#define AMEVCNTR13 p15, 3, c4
713#define AMEVCNTR14 p15, 4, c4
714#define AMEVCNTR15 p15, 5, c4
715#define AMEVCNTR16 p15, 6, c4
716#define AMEVCNTR17 p15, 7, c4
717#define AMEVCNTR18 p15, 0, c5
718#define AMEVCNTR19 p15, 1, c5
719#define AMEVCNTR1A p15, 2, c5
720#define AMEVCNTR1B p15, 3, c5
721#define AMEVCNTR1C p15, 4, c5
722#define AMEVCNTR1D p15, 5, c5
723#define AMEVCNTR1E p15, 6, c5
724#define AMEVCNTR1F p15, 7, c5
725
726/* Activity Monitor Group 1 Event Type Registers */
727#define AMEVTYPER10 p15, 0, c13, c14, 0
728#define AMEVTYPER11 p15, 0, c13, c14, 1
729#define AMEVTYPER12 p15, 0, c13, c14, 2
730#define AMEVTYPER13 p15, 0, c13, c14, 3
731#define AMEVTYPER14 p15, 0, c13, c14, 4
732#define AMEVTYPER15 p15, 0, c13, c14, 5
733#define AMEVTYPER16 p15, 0, c13, c14, 6
734#define AMEVTYPER17 p15, 0, c13, c14, 7
735#define AMEVTYPER18 p15, 0, c13, c15, 0
736#define AMEVTYPER19 p15, 0, c13, c15, 1
737#define AMEVTYPER1A p15, 0, c13, c15, 2
738#define AMEVTYPER1B p15, 0, c13, c15, 3
739#define AMEVTYPER1C p15, 0, c13, c15, 4
740#define AMEVTYPER1D p15, 0, c13, c15, 5
741#define AMEVTYPER1E p15, 0, c13, c15, 6
742#define AMEVTYPER1F p15, 0, c13, c15, 7
743
Chris Kaya5fde282021-05-26 11:58:23 +0100744/* AMCNTENSET0 definitions */
745#define AMCNTENSET0_Pn_SHIFT U(0)
746#define AMCNTENSET0_Pn_MASK U(0xffff)
747
748/* AMCNTENSET1 definitions */
749#define AMCNTENSET1_Pn_SHIFT U(0)
750#define AMCNTENSET1_Pn_MASK U(0xffff)
751
752/* AMCNTENCLR0 definitions */
753#define AMCNTENCLR0_Pn_SHIFT U(0)
754#define AMCNTENCLR0_Pn_MASK U(0xffff)
755
756/* AMCNTENCLR1 definitions */
757#define AMCNTENCLR1_Pn_SHIFT U(0)
758#define AMCNTENCLR1_Pn_MASK U(0xffff)
759
johpow01fa59c6f2020-10-02 13:41:11 -0500760/* AMCR definitions */
Chris Kaya5fde282021-05-26 11:58:23 +0100761#define AMCR_CG1RZ_SHIFT U(17)
762#define AMCR_CG1RZ_BIT (ULL(1) << AMCR_CG1RZ_SHIFT)
johpow01fa59c6f2020-10-02 13:41:11 -0500763
Alexei Fedorov7e6306b2020-07-14 08:17:56 +0100764/* AMCFGR definitions */
765#define AMCFGR_NCG_SHIFT U(28)
766#define AMCFGR_NCG_MASK U(0xf)
767#define AMCFGR_N_SHIFT U(0)
768#define AMCFGR_N_MASK U(0xff)
769
770/* AMCGCR definitions */
Chris Kaya40141d2021-05-25 12:33:18 +0100771#define AMCGCR_CG0NC_SHIFT U(0)
772#define AMCGCR_CG0NC_MASK U(0xff)
Alexei Fedorov7e6306b2020-07-14 08:17:56 +0100773#define AMCGCR_CG1NC_SHIFT U(8)
774#define AMCGCR_CG1NC_MASK U(0xff)
775
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500776/*******************************************************************************
777 * Definitions for DynamicIQ Shared Unit registers
778 ******************************************************************************/
779#define CLUSTERPWRDN p15, 0, c15, c3, 6
780
781/* CLUSTERPWRDN register definitions */
782#define DSU_CLUSTER_PWR_OFF 0
783#define DSU_CLUSTER_PWR_ON 1
784#define DSU_CLUSTER_PWR_MASK U(1)
785
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000786#endif /* ARCH_H */