blob: ca8e35e324a2f6e659644eb4d3e4929a7c5a4f8b [file] [log] [blame]
Dan Handleyed6ff952014-05-14 17:44:19 +01001/*
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +00002 * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved.
Dan Handleyed6ff952014-05-14 17:44:19 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __PLATFORM_DEF_H__
32#define __PLATFORM_DEF_H__
33
Dan Handley2b6b5742015-03-19 19:17:53 +000034#include <arm_def.h>
35#include <board_arm_def.h>
36#include <common_def.h>
37#include <tzc400.h>
38#include <v2m_def.h>
Dan Handley4fd2f5c2014-08-04 11:41:20 +010039#include "../fvp_def.h"
Dan Handleyed6ff952014-05-14 17:44:19 +010040
Soby Mathewa869de12015-05-08 10:18:59 +010041/* Required platform porting definitions */
Soby Mathew47e43f22016-02-01 14:04:34 +000042#define PLAT_NUM_PWR_DOMAINS (FVP_CLUSTER_COUNT + \
Soby Mathewa869de12015-05-08 10:18:59 +010043 PLATFORM_CORE_COUNT)
44#define PLAT_MAX_PWR_LVL ARM_PWR_LVL1
Soby Mathew47e43f22016-02-01 14:04:34 +000045#define PLATFORM_CORE_COUNT (FVP_CLUSTER_COUNT * FVP_MAX_CPUS_PER_CLUSTER)
Dan Handleyed6ff952014-05-14 17:44:19 +010046
Dan Handley2b6b5742015-03-19 19:17:53 +000047/*
Soby Mathewa869de12015-05-08 10:18:59 +010048 * Other platform porting definitions are provided by included headers
Dan Handley2b6b5742015-03-19 19:17:53 +000049 */
Dan Handleyed6ff952014-05-14 17:44:19 +010050
Dan Handley2b6b5742015-03-19 19:17:53 +000051/*
52 * Required ARM standard platform porting definitions
53 */
Soby Mathew47e43f22016-02-01 14:04:34 +000054#define PLAT_ARM_CLUSTER_COUNT FVP_CLUSTER_COUNT
Dan Handleyed6ff952014-05-14 17:44:19 +010055
Dan Handley2b6b5742015-03-19 19:17:53 +000056#define PLAT_ARM_TRUSTED_ROM_BASE 0x00000000
57#define PLAT_ARM_TRUSTED_ROM_SIZE 0x04000000 /* 64 MB */
Dan Handleyed6ff952014-05-14 17:44:19 +010058
Dan Handley2b6b5742015-03-19 19:17:53 +000059#define PLAT_ARM_TRUSTED_DRAM_BASE 0x06000000
60#define PLAT_ARM_TRUSTED_DRAM_SIZE 0x02000000 /* 32 MB */
Juan Castillo9246ab82015-01-28 16:46:57 +000061
Dan Handley2b6b5742015-03-19 19:17:53 +000062/* No SCP in FVP */
63#define PLAT_ARM_SCP_TZC_DRAM1_SIZE MAKE_ULL(0x0)
Juan Castillo9246ab82015-01-28 16:46:57 +000064
Dan Handley2b6b5742015-03-19 19:17:53 +000065#define PLAT_ARM_DRAM2_SIZE MAKE_ULL(0x780000000)
Juan Castillod227d8b2015-01-07 13:49:59 +000066
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010067/*
Juan Castillo7d199412015-12-14 09:35:25 +000068 * Load address of BL33 for this platform port
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010069 */
Dan Handley2b6b5742015-03-19 19:17:53 +000070#define PLAT_ARM_NS_IMAGE_OFFSET (ARM_DRAM1_BASE + 0x8000000)
Dan Handleyed6ff952014-05-14 17:44:19 +010071
Dan Handleyed6ff952014-05-14 17:44:19 +010072
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010073/*
Dan Handley2b6b5742015-03-19 19:17:53 +000074 * PL011 related constants
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010075 */
Dan Handley2b6b5742015-03-19 19:17:53 +000076#define PLAT_ARM_BOOT_UART_BASE V2M_IOFPGA_UART0_BASE
77#define PLAT_ARM_BOOT_UART_CLK_IN_HZ V2M_IOFPGA_UART0_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +010078
Soby Mathew2fd66be2015-12-09 11:38:43 +000079#define PLAT_ARM_BL31_RUN_UART_BASE V2M_IOFPGA_UART1_BASE
80#define PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ
81
82#define PLAT_ARM_CRASH_UART_BASE PLAT_ARM_BL31_RUN_UART_BASE
83#define PLAT_ARM_CRASH_UART_CLK_IN_HZ PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +010084
Dan Handley2b6b5742015-03-19 19:17:53 +000085#define PLAT_ARM_TSP_UART_BASE V2M_IOFPGA_UART2_BASE
86#define PLAT_ARM_TSP_UART_CLK_IN_HZ V2M_IOFPGA_UART2_CLK_IN_HZ
Dan Handley4fd2f5c2014-08-04 11:41:20 +010087
Dan Handley2b6b5742015-03-19 19:17:53 +000088/* CCI related constants */
89#define PLAT_ARM_CCI_BASE 0x2c090000
90#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 3
91#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 4
Juan Castilloe33ee5f2014-12-19 09:51:00 +000092
Vikram Kanigiria2cee032015-07-31 16:35:05 +010093/* System timer related constants */
94#define PLAT_ARM_NSTIMER_FRAME_ID 1
95
Soby Mathewfeac8fc2015-09-29 15:47:16 +010096/* Mailbox base address */
97#define PLAT_ARM_TRUSTED_MAILBOX_BASE ARM_TRUSTED_SRAM_BASE
98
99
Dan Handley2b6b5742015-03-19 19:17:53 +0000100/* TrustZone controller related constants
101 *
102 * Currently only filters 0 and 2 are connected on Base FVP.
103 * Filter 0 : CPU clusters (no access to DRAM by default)
104 * Filter 1 : not connected
105 * Filter 2 : LCDs (access to VRAM allowed by default)
106 * Filter 3 : not connected
107 * Programming unconnected filters will have no effect at the
108 * moment. These filter could, however, be connected in future.
109 * So care should be taken not to configure the unused filters.
110 *
111 * Allow only non-secure access to all DRAM to supported devices.
112 * Give access to the CPUs and Virtio. Some devices
113 * would normally use the default ID so allow that too.
114 */
Vikram Kanigiricab2f5e2015-07-31 14:50:36 +0100115#define PLAT_ARM_TZC_BASE 0x2a4a0000
Soby Mathew9c708b52016-02-26 14:23:19 +0000116#define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT(0)
Dan Handleyed6ff952014-05-14 17:44:19 +0100117
Dan Handley2b6b5742015-03-19 19:17:53 +0000118#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
119 TZC_REGION_ACCESS_RDWR(FVP_NSAID_DEFAULT) | \
120 TZC_REGION_ACCESS_RDWR(FVP_NSAID_PCI) | \
121 TZC_REGION_ACCESS_RDWR(FVP_NSAID_AP) | \
122 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO) | \
123 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO_OLD))
Dan Handleyed6ff952014-05-14 17:44:19 +0100124
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000125/*
126 * GIC related constants to cater for both GICv2 and GICv3 instances of an
127 * FVP. They could be overriden at runtime in case the FVP implements the legacy
128 * VE memory map.
129 */
130#define PLAT_ARM_GICD_BASE BASE_GICD_BASE
131#define PLAT_ARM_GICR_BASE BASE_GICR_BASE
132#define PLAT_ARM_GICC_BASE BASE_GICC_BASE
133
134/*
135 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
136 * terminology. On a GICv2 system or mode, the lists will be merged and treated
137 * as Group 0 interrupts.
138 */
139#define PLAT_ARM_G1S_IRQS ARM_G1S_IRQS, \
140 FVP_IRQ_TZ_WDOG, \
141 FVP_IRQ_SEC_SYS_TIMER
142
143#define PLAT_ARM_G0_IRQS ARM_G0_IRQS
Dan Handleyed6ff952014-05-14 17:44:19 +0100144
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000145/*
146 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
147 * plus a little space for growth.
148 */
David Wang0ba499f2016-03-07 11:02:57 +0800149#define PLAT_ARM_MAX_BL1_RW_SIZE 0xA000
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000150
151/*
152 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
153 * little space for growth.
154 */
155#if TRUSTED_BOARD_BOOT
156# define PLAT_ARM_MAX_BL2_SIZE 0x1D000
157#else
158# define PLAT_ARM_MAX_BL2_SIZE 0xC000
159#endif
160
161/*
162 * PLAT_ARM_MAX_BL31_SIZE is calculated using the current BL31 debug size plus a
163 * little space for growth.
164 */
165#define PLAT_ARM_MAX_BL31_SIZE 0x1D000
166
Dan Handleyed6ff952014-05-14 17:44:19 +0100167#endif /* __PLATFORM_DEF_H__ */