blob: 823588e46d8f90c6a12c1e3c94bc928c91ddecb4 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handleye83b0ca2014-01-14 18:17:09 +00002 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <arch.h>
Andrew Thoelke38bde412014-03-18 13:46:55 +000032#include <asm_macros.S>
Dan Handley2bd4ef22014-04-09 13:14:54 +010033#include <bl_common.h>
Vikram Kanigiri96377452014-04-24 11:02:16 +010034#include <gic_v2.h>
Soby Mathew066f7132014-07-14 16:57:23 +010035#include <pl011.h>
Vikram Kanigiri96377452014-04-24 11:02:16 +010036#include "../drivers/pwrc/fvp_pwrc.h"
Dan Handleyed6ff952014-05-14 17:44:19 +010037#include "../fvp_def.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010038
Vikram Kanigiri96377452014-04-24 11:02:16 +010039 .globl platform_get_entrypoint
40 .globl plat_secondary_cold_boot_setup
41 .globl platform_mem_init
Achin Gupta4f6ad662013-10-25 09:08:21 +010042 .globl plat_report_exception
Soby Mathew066f7132014-07-14 16:57:23 +010043 .globl plat_crash_console_init
44 .globl plat_crash_console_putc
Achin Gupta4f6ad662013-10-25 09:08:21 +010045
Dan Handleyea451572014-05-15 14:53:30 +010046 .macro fvp_choose_gicmmap param1, param2, x_tmp, w_tmp, res
Vikram Kanigiri96377452014-04-24 11:02:16 +010047 ldr \x_tmp, =VE_SYSREGS_BASE + V2M_SYS_ID
48 ldr \w_tmp, [\x_tmp]
49 ubfx \w_tmp, \w_tmp, #SYS_ID_BLD_SHIFT, #SYS_ID_BLD_LENGTH
50 cmp \w_tmp, #BLD_GIC_VE_MMAP
51 csel \res, \param1, \param2, eq
52 .endm
53
54 /* -----------------------------------------------------
55 * void plat_secondary_cold_boot_setup (void);
56 *
57 * This function performs any platform specific actions
58 * needed for a secondary cpu after a cold reset e.g
59 * mark the cpu's presence, mechanism to place it in a
60 * holding pen etc.
61 * TODO: Should we read the PSYS register to make sure
62 * that the request has gone through.
63 * -----------------------------------------------------
64 */
65func plat_secondary_cold_boot_setup
66 /* ---------------------------------------------
67 * Power down this cpu.
68 * TODO: Do we need to worry about powering the
69 * cluster down as well here. That will need
70 * locks which we won't have unless an elf-
71 * loader zeroes out the zi section.
72 * ---------------------------------------------
73 */
74 mrs x0, mpidr_el1
75 ldr x1, =PWRC_BASE
76 str w0, [x1, #PPOFFR_OFF]
77
78 /* ---------------------------------------------
79 * Deactivate the gic cpu interface as well
80 * ---------------------------------------------
81 */
82 ldr x0, =VE_GICC_BASE
83 ldr x1, =BASE_GICC_BASE
Dan Handleyea451572014-05-15 14:53:30 +010084 fvp_choose_gicmmap x0, x1, x2, w2, x1
Vikram Kanigiri96377452014-04-24 11:02:16 +010085 mov w0, #(IRQ_BYP_DIS_GRP1 | FIQ_BYP_DIS_GRP1)
86 orr w0, w0, #(IRQ_BYP_DIS_GRP0 | FIQ_BYP_DIS_GRP0)
87 str w0, [x1, #GICC_CTLR]
88
89 /* ---------------------------------------------
90 * There is no sane reason to come out of this
91 * wfi so panic if we do. This cpu will be pow-
92 * ered on and reset by the cpu_on pm api
93 * ---------------------------------------------
94 */
95 dsb sy
96 wfi
97cb_panic:
98 b cb_panic
99
100
101 /* -----------------------------------------------------
102 * void platform_get_entrypoint (unsigned int mpid);
103 *
104 * Main job of this routine is to distinguish between
105 * a cold and warm boot.
106 * On a cold boot the secondaries first wait for the
107 * platform to be initialized after which they are
108 * hotplugged in. The primary proceeds to perform the
109 * platform initialization.
110 * On a warm boot, each cpu jumps to the address in its
111 * mailbox.
112 *
113 * TODO: Not a good idea to save lr in a temp reg
114 * TODO: PSYSR is a common register and should be
115 * accessed using locks. Since its not possible
116 * to use locks immediately after a cold reset
117 * we are relying on the fact that after a cold
118 * reset all cpus will read the same WK field
119 * -----------------------------------------------------
120 */
121func platform_get_entrypoint
122 mov x9, x30 // lr
123 mov x2, x0
124 ldr x1, =PWRC_BASE
125 str w2, [x1, #PSYSR_OFF]
126 ldr w2, [x1, #PSYSR_OFF]
127 ubfx w2, w2, #PSYSR_WK_SHIFT, #PSYSR_WK_MASK
Juan Castillo9a5b56e2014-07-11 10:23:18 +0100128 cmp w2, #WKUP_PPONR
129 beq warm_reset
130 cmp w2, #WKUP_GICREQ
131 beq warm_reset
132 mov x0, #0
Vikram Kanigiri96377452014-04-24 11:02:16 +0100133 b exit
134warm_reset:
135 /* ---------------------------------------------
136 * A per-cpu mailbox is maintained in the tru-
137 * sted DRAM. Its flushed out of the caches
138 * after every update using normal memory so
139 * its safe to read it here with SO attributes
140 * ---------------------------------------------
141 */
142 ldr x10, =TZDRAM_BASE + MBOX_OFF
143 bl platform_get_core_pos
144 lsl x0, x0, #CACHE_WRITEBACK_SHIFT
145 ldr x0, [x10, x0]
146 cbz x0, _panic
147exit:
148 ret x9
149_panic: b _panic
150
151
152 /* -----------------------------------------------------
153 * void platform_mem_init (void);
154 *
155 * Zero out the mailbox registers in the TZDRAM. The
156 * mmu is turned off right now and only the primary can
157 * ever execute this code. Secondaries will read the
158 * mailboxes using SO accesses. In short, BL31 will
159 * update the mailboxes after mapping the tzdram as
160 * normal memory. It will flush its copy after update.
161 * BL1 will always read the mailboxes with the MMU off
162 * -----------------------------------------------------
163 */
164func platform_mem_init
165 ldr x0, =TZDRAM_BASE + MBOX_OFF
166 mov w1, #PLATFORM_CORE_COUNT
167loop:
168 str xzr, [x0], #CACHE_WRITEBACK_GRANULE
169 subs w1, w1, #1
170 b.gt loop
171 ret
172
Achin Gupta4f6ad662013-10-25 09:08:21 +0100173 /* ---------------------------------------------
174 * void plat_report_exception(unsigned int type)
175 * Function to report an unhandled exception
176 * with platform-specific means.
177 * On FVP platform, it updates the LEDs
178 * to indicate where we are
179 * ---------------------------------------------
180 */
Andrew Thoelke38bde412014-03-18 13:46:55 +0000181func plat_report_exception
Achin Gupta4f6ad662013-10-25 09:08:21 +0100182 mrs x1, CurrentEl
183 lsr x1, x1, #MODE_EL_SHIFT
184 lsl x1, x1, #SYS_LED_EL_SHIFT
185 lsl x0, x0, #SYS_LED_EC_SHIFT
186 mov x2, #(SECURE << SYS_LED_SS_SHIFT)
187 orr x0, x0, x2
188 orr x0, x0, x1
189 mov x1, #VE_SYSREGS_BASE
190 add x1, x1, #V2M_SYS_LED
Harry Liebel068b9502013-10-25 16:07:53 +0100191 str w0, [x1]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100192 ret
Soby Mathew066f7132014-07-14 16:57:23 +0100193
194 /* Define a crash console for the plaform */
195#define FVP_CRASH_CONSOLE_BASE PL011_UART0_BASE
196
197 /* ---------------------------------------------
198 * int plat_crash_console_init(void)
199 * Function to initialize the crash console
200 * without a C Runtime to print crash report.
201 * Clobber list : x0, x1, x2
202 * ---------------------------------------------
203 */
204func plat_crash_console_init
205 mov_imm x0, FVP_CRASH_CONSOLE_BASE
206 mov_imm x1, PL011_UART0_CLK_IN_HZ
207 mov_imm x2, PL011_BAUDRATE
208 b console_core_init
209
210 /* ---------------------------------------------
211 * int plat_crash_console_putc(void)
212 * Function to print a character on the crash
213 * console without a C Runtime.
214 * Clobber list : x1, x2
215 * ---------------------------------------------
216 */
217func plat_crash_console_putc
218 mov_imm x1, FVP_CRASH_CONSOLE_BASE
219 b console_core_putc