blob: 43a3f7012b48ee9f6f6c835f9c2fcc2573dec7bf [file] [log] [blame]
Jens Wiklander52c798e2015-12-07 14:37:10 +01001/*
Antonio Nino Diaz61aff002018-10-19 16:52:22 +01002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Jens Wiklander52c798e2015-12-07 14:37:10 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Jens Wiklander52c798e2015-12-07 14:37:10 +01005 */
6
7#include <arch_helpers.h>
8#include <bl_common.h>
9#include <platform_def.h>
Antonio Nino Diaz61aff002018-10-19 16:52:22 +010010#include <xlat_tables_v2.h>
11
Isla Mitchelle3631462017-07-14 10:46:32 +010012#include "qemu_private.h"
Jens Wiklander52c798e2015-12-07 14:37:10 +010013
14#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
15 DEVICE0_SIZE, \
16 MT_DEVICE | MT_RW | MT_SECURE)
17
18#ifdef DEVICE1_BASE
19#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
20 DEVICE1_SIZE, \
21 MT_DEVICE | MT_RW | MT_SECURE)
22#endif
23
24#ifdef DEVICE2_BASE
25#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
26 DEVICE2_SIZE, \
27 MT_DEVICE | MT_RO | MT_SECURE)
28#endif
29
30#define MAP_SHARED_RAM MAP_REGION_FLAT(SHARED_RAM_BASE, \
31 SHARED_RAM_SIZE, \
32 MT_DEVICE | MT_RW | MT_SECURE)
33
34#define MAP_BL32_MEM MAP_REGION_FLAT(BL32_MEM_BASE, BL32_MEM_SIZE, \
35 MT_MEMORY | MT_RW | MT_SECURE)
36
37#define MAP_NS_DRAM0 MAP_REGION_FLAT(NS_DRAM0_BASE, NS_DRAM0_SIZE, \
38 MT_MEMORY | MT_RW | MT_NS)
39
40#define MAP_FLASH0 MAP_REGION_FLAT(QEMU_FLASH0_BASE, QEMU_FLASH0_SIZE, \
41 MT_MEMORY | MT_RO | MT_SECURE)
42
43/*
44 * Table of regions for various BL stages to map using the MMU.
45 * This doesn't include TZRAM as the 'mem_layout' argument passed to
46 * arm_configure_mmu_elx() will give the available subset of that,
47 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090048#ifdef IMAGE_BL1
Jens Wiklander52c798e2015-12-07 14:37:10 +010049static const mmap_region_t plat_qemu_mmap[] = {
50 MAP_FLASH0,
51 MAP_SHARED_RAM,
52 MAP_DEVICE0,
53#ifdef MAP_DEVICE1
54 MAP_DEVICE1,
55#endif
56#ifdef MAP_DEVICE2
57 MAP_DEVICE2,
58#endif
59 {0}
60};
61#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090062#ifdef IMAGE_BL2
Jens Wiklander52c798e2015-12-07 14:37:10 +010063static const mmap_region_t plat_qemu_mmap[] = {
64 MAP_FLASH0,
65 MAP_SHARED_RAM,
66 MAP_DEVICE0,
67#ifdef MAP_DEVICE1
68 MAP_DEVICE1,
69#endif
70#ifdef MAP_DEVICE2
71 MAP_DEVICE2,
72#endif
73 MAP_NS_DRAM0,
74 MAP_BL32_MEM,
75 {0}
76};
77#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090078#ifdef IMAGE_BL31
Jens Wiklander52c798e2015-12-07 14:37:10 +010079static const mmap_region_t plat_qemu_mmap[] = {
80 MAP_SHARED_RAM,
81 MAP_DEVICE0,
82#ifdef MAP_DEVICE1
83 MAP_DEVICE1,
84#endif
85 MAP_BL32_MEM,
86 {0}
87};
88#endif
Etienne Carriere911de8c2018-02-02 13:23:22 +010089#ifdef IMAGE_BL32
90static const mmap_region_t plat_qemu_mmap[] = {
91 MAP_SHARED_RAM,
92 MAP_DEVICE0,
93#ifdef MAP_DEVICE1
94 MAP_DEVICE1,
95#endif
96 {0}
97};
98#endif
Jens Wiklander52c798e2015-12-07 14:37:10 +010099
100/*******************************************************************************
101 * Macro generating the code for the function setting up the pagetables as per
102 * the platform memory map & initialize the mmu, for the given exception level
103 ******************************************************************************/
104
105#define DEFINE_CONFIGURE_MMU_EL(_el) \
Etienne Carriere911de8c2018-02-02 13:23:22 +0100106 void qemu_configure_mmu_##_el(unsigned long total_base, \
Jens Wiklander52c798e2015-12-07 14:37:10 +0100107 unsigned long total_size, \
Michalis Pappasba861122018-02-28 14:36:03 +0800108 unsigned long code_start, \
109 unsigned long code_limit, \
Jens Wiklander52c798e2015-12-07 14:37:10 +0100110 unsigned long ro_start, \
111 unsigned long ro_limit, \
112 unsigned long coh_start, \
113 unsigned long coh_limit) \
114 { \
115 mmap_add_region(total_base, total_base, \
116 total_size, \
117 MT_MEMORY | MT_RW | MT_SECURE); \
Michalis Pappasba861122018-02-28 14:36:03 +0800118 mmap_add_region(code_start, code_start, \
119 code_limit - code_start, \
120 MT_CODE | MT_SECURE); \
Jens Wiklander52c798e2015-12-07 14:37:10 +0100121 mmap_add_region(ro_start, ro_start, \
122 ro_limit - ro_start, \
Michalis Pappasba861122018-02-28 14:36:03 +0800123 MT_RO_DATA | MT_SECURE); \
Jens Wiklander52c798e2015-12-07 14:37:10 +0100124 mmap_add_region(coh_start, coh_start, \
125 coh_limit - coh_start, \
126 MT_DEVICE | MT_RW | MT_SECURE); \
127 mmap_add(plat_qemu_mmap); \
128 init_xlat_tables(); \
129 \
Etienne Carriere911de8c2018-02-02 13:23:22 +0100130 enable_mmu_##_el(0); \
Jens Wiklander52c798e2015-12-07 14:37:10 +0100131 }
132
133/* Define EL1 and EL3 variants of the function initialising the MMU */
Etienne Carriere911de8c2018-02-02 13:23:22 +0100134#ifdef AARCH32
Antonio Nino Diaz099b0b12018-09-26 09:29:45 +0100135DEFINE_CONFIGURE_MMU_EL(svc_mon)
Etienne Carriere911de8c2018-02-02 13:23:22 +0100136#else
137DEFINE_CONFIGURE_MMU_EL(el1)
138DEFINE_CONFIGURE_MMU_EL(el3)
139#endif
Jens Wiklander52c798e2015-12-07 14:37:10 +0100140
141