blob: fcef927b367c092193ec079d1ca08de9e7497a1a [file] [log] [blame]
Soby Mathew4b435f32016-09-14 15:51:44 +01001/*
Balint Dobszay5ce2c322020-01-10 17:16:27 +01002 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
Soby Mathew4b435f32016-09-14 15:51:44 +01003 *
Achin Gupta69387312016-09-26 10:22:56 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathew4b435f32016-09-14 15:51:44 +01005 */
6
7/dts-v1/;
8
9/memreserve/ 0x80000000 0x00010000;
10
11/ {
12};
13
14/ {
15 model = "FVP Base";
16 compatible = "arm,vfp-base", "arm,vexpress";
17 interrupt-parent = <&gic>;
18 #address-cells = <2>;
19 #size-cells = <2>;
20
21 chosen { };
22
23 aliases {
24 serial0 = &v2m_serial0;
25 serial1 = &v2m_serial1;
26 serial2 = &v2m_serial2;
27 serial3 = &v2m_serial3;
28 };
29
30 psci {
31 compatible = "arm,psci-1.0", "arm,psci-0.2", "arm,psci";
32 method = "smc";
33 cpu_suspend = <0x84000001>;
34 cpu_off = <0x84000002>;
35 cpu_on = <0x84000003>;
36 sys_poweroff = <0x84000008>;
37 sys_reset = <0x84000009>;
Madhukar Pappireddy26b945c2019-12-27 12:02:34 -060038 max-pwr-lvl = <2>;
Soby Mathew4b435f32016-09-14 15:51:44 +010039 };
40
41 cpus {
42 #address-cells = <1>;
43 #size-cells = <0>;
44
45 cpu-map {
46 cluster0 {
47 core0 {
48 cpu = <&CPU0>;
49 };
50 core1 {
51 cpu = <&CPU1>;
52 };
53 core2 {
54 cpu = <&CPU2>;
55 };
56 core3 {
57 cpu = <&CPU3>;
58 };
59 };
60
61 cluster1 {
62 core0 {
63 cpu = <&CPU4>;
64 };
65 core1 {
66 cpu = <&CPU5>;
67 };
68 core2 {
69 cpu = <&CPU6>;
70 };
71 core3 {
72 cpu = <&CPU7>;
73 };
74 };
75 };
76
77 idle-states {
78 entry-method = "arm,psci";
79
80 CPU_SLEEP_0: cpu-sleep-0 {
81 compatible = "arm,idle-state";
82 local-timer-stop;
83 arm,psci-suspend-param = <0x0010000>;
84 entry-latency-us = <40>;
85 exit-latency-us = <100>;
86 min-residency-us = <150>;
87 };
88
89 CLUSTER_SLEEP_0: cluster-sleep-0 {
90 compatible = "arm,idle-state";
91 local-timer-stop;
92 arm,psci-suspend-param = <0x1010000>;
93 entry-latency-us = <500>;
94 exit-latency-us = <1000>;
95 min-residency-us = <2500>;
96 };
97 };
98
99 CPU0:cpu@0 {
100 device_type = "cpu";
101 compatible = "arm,armv8";
102 reg = <0x0>;
103 enable-method = "psci";
104 cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
105 next-level-cache = <&L2_0>;
106 };
107
108 CPU1:cpu@1 {
109 device_type = "cpu";
110 compatible = "arm,armv8";
111 reg = <0x1>;
112 enable-method = "psci";
113 cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
114 next-level-cache = <&L2_0>;
115 };
116
117 CPU2:cpu@2 {
118 device_type = "cpu";
119 compatible = "arm,armv8";
120 reg = <0x2>;
121 enable-method = "psci";
122 cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
123 next-level-cache = <&L2_0>;
124 };
125
126 CPU3:cpu@3 {
127 device_type = "cpu";
128 compatible = "arm,armv8";
129 reg = <0x3>;
130 enable-method = "psci";
131 cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
132 next-level-cache = <&L2_0>;
133 };
134
135 CPU4:cpu@100 {
136 device_type = "cpu";
137 compatible = "arm,armv8";
138 reg = <0x100>;
139 enable-method = "psci";
140 cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
141 next-level-cache = <&L2_0>;
142 };
143
144 CPU5:cpu@101 {
145 device_type = "cpu";
146 compatible = "arm,armv8";
147 reg = <0x101>;
148 enable-method = "psci";
149 cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
150 next-level-cache = <&L2_0>;
151 };
152
153 CPU6:cpu@102 {
154 device_type = "cpu";
155 compatible = "arm,armv8";
156 reg = <0x102>;
157 enable-method = "psci";
158 cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
159 next-level-cache = <&L2_0>;
160 };
161
162 CPU7:cpu@103 {
163 device_type = "cpu";
164 compatible = "arm,armv8";
165 reg = <0x103>;
166 enable-method = "psci";
167 cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
168 next-level-cache = <&L2_0>;
169 };
170
171 L2_0: l2-cache0 {
172 compatible = "cache";
173 };
174 };
175
176 memory@80000000 {
177 device_type = "memory";
178 reg = <0x00000000 0x80000000 0 0x7F000000>,
179 <0x00000008 0x80000000 0 0x80000000>;
180 };
181
182 gic: interrupt-controller@2f000000 {
183 compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
184 #interrupt-cells = <3>;
185 #address-cells = <0>;
186 interrupt-controller;
187 reg = <0x0 0x2f000000 0 0x10000>,
188 <0x0 0x2c000000 0 0x2000>,
189 <0x0 0x2c010000 0 0x2000>,
190 <0x0 0x2c02F000 0 0x2000>;
191 interrupts = <1 9 0xf04>;
192 };
193
194 timer {
195 compatible = "arm,armv8-timer";
196 interrupts = <1 13 0xff01>,
197 <1 14 0xff01>,
198 <1 11 0xff01>,
199 <1 10 0xff01>;
200 clock-frequency = <100000000>;
201 };
202
203 timer@2a810000 {
204 compatible = "arm,armv7-timer-mem";
205 reg = <0x0 0x2a810000 0x0 0x10000>;
206 clock-frequency = <100000000>;
207 #address-cells = <2>;
208 #size-cells = <2>;
209 ranges;
210 frame@2a830000 {
211 frame-number = <1>;
212 interrupts = <0 26 4>;
213 reg = <0x0 0x2a830000 0x0 0x10000>;
214 };
215 };
216
217 pmu {
218 compatible = "arm,armv8-pmuv3";
219 interrupts = <0 60 4>,
220 <0 61 4>,
221 <0 62 4>,
222 <0 63 4>;
223 };
224
225 smb {
226 compatible = "simple-bus";
227
228 #address-cells = <2>;
229 #size-cells = <1>;
230 ranges = <0 0 0 0x08000000 0x04000000>,
231 <1 0 0 0x14000000 0x04000000>,
232 <2 0 0 0x18000000 0x04000000>,
233 <3 0 0 0x1c000000 0x04000000>,
234 <4 0 0 0x0c000000 0x04000000>,
235 <5 0 0 0x10000000 0x04000000>;
236
237 #interrupt-cells = <1>;
238 interrupt-map-mask = <0 0 63>;
239 interrupt-map = <0 0 0 &gic 0 0 4>,
240 <0 0 1 &gic 0 1 4>,
241 <0 0 2 &gic 0 2 4>,
242 <0 0 3 &gic 0 3 4>,
243 <0 0 4 &gic 0 4 4>,
244 <0 0 5 &gic 0 5 4>,
245 <0 0 6 &gic 0 6 4>,
246 <0 0 7 &gic 0 7 4>,
247 <0 0 8 &gic 0 8 4>,
248 <0 0 9 &gic 0 9 4>,
249 <0 0 10 &gic 0 10 4>,
250 <0 0 11 &gic 0 11 4>,
251 <0 0 12 &gic 0 12 4>,
252 <0 0 13 &gic 0 13 4>,
253 <0 0 14 &gic 0 14 4>,
254 <0 0 15 &gic 0 15 4>,
255 <0 0 16 &gic 0 16 4>,
256 <0 0 17 &gic 0 17 4>,
257 <0 0 18 &gic 0 18 4>,
258 <0 0 19 &gic 0 19 4>,
259 <0 0 20 &gic 0 20 4>,
260 <0 0 21 &gic 0 21 4>,
261 <0 0 22 &gic 0 22 4>,
262 <0 0 23 &gic 0 23 4>,
263 <0 0 24 &gic 0 24 4>,
264 <0 0 25 &gic 0 25 4>,
265 <0 0 26 &gic 0 26 4>,
266 <0 0 27 &gic 0 27 4>,
267 <0 0 28 &gic 0 28 4>,
268 <0 0 29 &gic 0 29 4>,
269 <0 0 30 &gic 0 30 4>,
270 <0 0 31 &gic 0 31 4>,
271 <0 0 32 &gic 0 32 4>,
272 <0 0 33 &gic 0 33 4>,
273 <0 0 34 &gic 0 34 4>,
274 <0 0 35 &gic 0 35 4>,
275 <0 0 36 &gic 0 36 4>,
276 <0 0 37 &gic 0 37 4>,
277 <0 0 38 &gic 0 38 4>,
278 <0 0 39 &gic 0 39 4>,
279 <0 0 40 &gic 0 40 4>,
280 <0 0 41 &gic 0 41 4>,
281 <0 0 42 &gic 0 42 4>;
282
Balint Dobszay5ce2c322020-01-10 17:16:27 +0100283 #include "rtsm_ve-motherboard-aarch32.dtsi"
Soby Mathew4b435f32016-09-14 15:51:44 +0100284 };
285
286 panels {
287 panel@0 {
288 compatible = "panel";
289 mode = "XVGA";
290 refresh = <60>;
291 xres = <1024>;
292 yres = <768>;
293 pixclock = <15748>;
294 left_margin = <152>;
295 right_margin = <48>;
296 upper_margin = <23>;
297 lower_margin = <3>;
298 hsync_len = <104>;
299 vsync_len = <4>;
300 sync = <0>;
301 vmode = "FB_VMODE_NONINTERLACED";
302 tim2 = "TIM2_BCD", "TIM2_IPC";
303 cntl = "CNTL_LCDTFT", "CNTL_BGR", "CNTL_LCDVCOMP(1)";
304 caps = "CLCD_CAP_5551", "CLCD_CAP_565", "CLCD_CAP_888";
305 bpp = <16>;
306 };
307 };
308};