blob: e5df015b06fd85b92951db4babd499c7b921a5fa [file] [log] [blame]
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +01001/*
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +00002 * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +01003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <arch_helpers.h>
9#include <pubsub.h>
Roberto Vargas05712702018-02-12 12:36:17 +000010#include <spe.h>
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +010011#include <stdbool.h>
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010012
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +010013static inline void psb_csync(void)
14{
15 /*
16 * The assembler does not yet understand the psb csync mnemonic
17 * so use the equivalent hint instruction.
18 */
19 __asm__ volatile("hint #17");
20}
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010021
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +010022bool spe_supported(void)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010023{
24 uint64_t features;
25
26 features = read_id_aa64dfr0_el1() >> ID_AA64DFR0_PMS_SHIFT;
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +010027 return (features & ID_AA64DFR0_PMS_MASK) == 1U;
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +000028}
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010029
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +010030void spe_enable(bool el2_unused)
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +000031{
32 uint64_t v;
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010033
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +010034 if (!spe_supported())
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +000035 return;
36
37 if (el2_unused) {
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010038 /*
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +000039 * MDCR_EL2.TPMS (ARM v8.2): Do not trap statistical
40 * profiling controls to EL2.
41 *
42 * MDCR_EL2.E2PB (ARM v8.2): SPE enabled in Non-secure
43 * state. Accesses to profiling buffer controls at
44 * Non-secure EL1 are not trapped to EL2.
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010045 */
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +000046 v = read_mdcr_el2();
47 v &= ~MDCR_EL2_TPMS;
48 v |= MDCR_EL2_E2PB(MDCR_EL2_E2PB_EL1);
49 write_mdcr_el2(v);
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010050 }
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +000051
52 /*
53 * MDCR_EL2.NSPB (ARM v8.2): SPE enabled in Non-secure state
54 * and disabled in secure state. Accesses to SPE registers at
55 * S-EL1 generate trap exceptions to EL3.
56 */
57 v = read_mdcr_el3();
58 v |= MDCR_NSPB(MDCR_NSPB_EL1);
59 write_mdcr_el3(v);
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010060}
61
62void spe_disable(void)
63{
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +000064 uint64_t v;
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010065
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +010066 if (!spe_supported())
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +000067 return;
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010068
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +000069 /* Drain buffered data */
70 psb_csync();
71 dsbnsh();
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010072
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +000073 /* Disable profiling buffer */
74 v = read_pmblimitr_el1();
75 v &= ~(1ULL << 0);
76 write_pmblimitr_el1(v);
77 isb();
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010078}
79
80static void *spe_drain_buffers_hook(const void *arg)
81{
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +010082 if (!spe_supported())
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +000083 return (void *)-1;
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010084
Dimitris Papastamos5e8cd792018-02-19 14:52:19 +000085 /* Drain buffered data */
86 psb_csync();
87 dsbnsh();
Antonio Nino Diaz033b4bb2018-10-25 16:52:26 +010088
89 return (void *)0;
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +010090}
91
92SUBSCRIBE_TO_EVENT(cm_entering_secure_world, spe_drain_buffers_hook);