Yatharth Kochar | b1c2fe0 | 2015-10-14 15:27:24 +0100 | [diff] [blame] | 1 | /* |
Masahiro Yamada | 0b67e56 | 2020-03-09 17:39:48 +0900 | [diff] [blame] | 2 | * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved. |
Yatharth Kochar | b1c2fe0 | 2015-10-14 15:27:24 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Yatharth Kochar | b1c2fe0 | 2015-10-14 15:27:24 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <platform_def.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 8 | |
Masahiro Yamada | 0b67e56 | 2020-03-09 17:39:48 +0900 | [diff] [blame] | 9 | #include <common/bl_common.ld.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 10 | #include <lib/xlat_tables/xlat_tables_defs.h> |
Yatharth Kochar | b1c2fe0 | 2015-10-14 15:27:24 +0100 | [diff] [blame] | 11 | |
| 12 | OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT) |
| 13 | OUTPUT_ARCH(PLATFORM_LINKER_ARCH) |
| 14 | ENTRY(bl2u_entrypoint) |
| 15 | |
| 16 | MEMORY { |
| 17 | RAM (rwx): ORIGIN = BL2U_BASE, LENGTH = BL2U_LIMIT - BL2U_BASE |
| 18 | } |
| 19 | |
| 20 | |
| 21 | SECTIONS |
| 22 | { |
| 23 | . = BL2U_BASE; |
Antonio Nino Diaz | 2ce2b09 | 2017-11-15 11:45:35 +0000 | [diff] [blame] | 24 | ASSERT(. == ALIGN(PAGE_SIZE), |
Yatharth Kochar | b1c2fe0 | 2015-10-14 15:27:24 +0100 | [diff] [blame] | 25 | "BL2U_BASE address is not aligned on a page boundary.") |
| 26 | |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 27 | #if SEPARATE_CODE_AND_RODATA |
| 28 | .text . : { |
| 29 | __TEXT_START__ = .; |
| 30 | *bl2u_entrypoint.o(.text*) |
Samuel Holland | 23f5e54 | 2019-10-20 16:11:25 -0500 | [diff] [blame] | 31 | *(SORT_BY_ALIGNMENT(.text*)) |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 32 | *(.vectors) |
Roberto Vargas | d93fde3 | 2018-04-11 11:53:31 +0100 | [diff] [blame] | 33 | . = ALIGN(PAGE_SIZE); |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 34 | __TEXT_END__ = .; |
| 35 | } >RAM |
| 36 | |
Roberto Vargas | 1d04c63 | 2018-05-10 11:01:16 +0100 | [diff] [blame] | 37 | /* .ARM.extab and .ARM.exidx are only added because Clang need them */ |
| 38 | .ARM.extab . : { |
| 39 | *(.ARM.extab* .gnu.linkonce.armextab.*) |
| 40 | } >RAM |
| 41 | |
| 42 | .ARM.exidx . : { |
| 43 | *(.ARM.exidx* .gnu.linkonce.armexidx.*) |
| 44 | } >RAM |
| 45 | |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 46 | .rodata . : { |
| 47 | __RODATA_START__ = .; |
Samuel Holland | 23f5e54 | 2019-10-20 16:11:25 -0500 | [diff] [blame] | 48 | *(SORT_BY_ALIGNMENT(.rodata*)) |
Roberto Vargas | d93fde3 | 2018-04-11 11:53:31 +0100 | [diff] [blame] | 49 | . = ALIGN(PAGE_SIZE); |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 50 | __RODATA_END__ = .; |
| 51 | } >RAM |
| 52 | #else |
Yatharth Kochar | b1c2fe0 | 2015-10-14 15:27:24 +0100 | [diff] [blame] | 53 | ro . : { |
| 54 | __RO_START__ = .; |
| 55 | *bl2u_entrypoint.o(.text*) |
Samuel Holland | 23f5e54 | 2019-10-20 16:11:25 -0500 | [diff] [blame] | 56 | *(SORT_BY_ALIGNMENT(.text*)) |
| 57 | *(SORT_BY_ALIGNMENT(.rodata*)) |
Yatharth Kochar | b1c2fe0 | 2015-10-14 15:27:24 +0100 | [diff] [blame] | 58 | |
| 59 | *(.vectors) |
| 60 | __RO_END_UNALIGNED__ = .; |
| 61 | /* |
| 62 | * Memory page(s) mapped to this section will be marked as |
| 63 | * read-only, executable. No RW data from the next section must |
| 64 | * creep in. Ensure the rest of the current memory page is unused. |
| 65 | */ |
Roberto Vargas | d93fde3 | 2018-04-11 11:53:31 +0100 | [diff] [blame] | 66 | . = ALIGN(PAGE_SIZE); |
Yatharth Kochar | b1c2fe0 | 2015-10-14 15:27:24 +0100 | [diff] [blame] | 67 | __RO_END__ = .; |
| 68 | } >RAM |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 69 | #endif |
Yatharth Kochar | b1c2fe0 | 2015-10-14 15:27:24 +0100 | [diff] [blame] | 70 | |
| 71 | /* |
| 72 | * Define a linker symbol to mark start of the RW memory area for this |
| 73 | * image. |
| 74 | */ |
| 75 | __RW_START__ = . ; |
| 76 | |
Douglas Raillard | 306593d | 2017-02-24 18:14:15 +0000 | [diff] [blame] | 77 | /* |
| 78 | * .data must be placed at a lower address than the stacks if the stack |
| 79 | * protector is enabled. Alternatively, the .data.stack_protector_canary |
| 80 | * section can be placed independently of the main .data section. |
| 81 | */ |
Yatharth Kochar | b1c2fe0 | 2015-10-14 15:27:24 +0100 | [diff] [blame] | 82 | .data . : { |
| 83 | __DATA_START__ = .; |
Samuel Holland | 23f5e54 | 2019-10-20 16:11:25 -0500 | [diff] [blame] | 84 | *(SORT_BY_ALIGNMENT(.data*)) |
Yatharth Kochar | b1c2fe0 | 2015-10-14 15:27:24 +0100 | [diff] [blame] | 85 | __DATA_END__ = .; |
| 86 | } >RAM |
| 87 | |
| 88 | stacks (NOLOAD) : { |
| 89 | __STACKS_START__ = .; |
| 90 | *(tzfw_normal_stacks) |
| 91 | __STACKS_END__ = .; |
| 92 | } >RAM |
| 93 | |
| 94 | /* |
| 95 | * The .bss section gets initialised to 0 at runtime. |
Douglas Raillard | 21362a9 | 2016-12-02 13:51:54 +0000 | [diff] [blame] | 96 | * Its base address should be 16-byte aligned for better performance of the |
| 97 | * zero-initialization code. |
Yatharth Kochar | b1c2fe0 | 2015-10-14 15:27:24 +0100 | [diff] [blame] | 98 | */ |
| 99 | .bss : ALIGN(16) { |
| 100 | __BSS_START__ = .; |
| 101 | *(SORT_BY_ALIGNMENT(.bss*)) |
| 102 | *(COMMON) |
| 103 | __BSS_END__ = .; |
| 104 | } >RAM |
| 105 | |
Masahiro Yamada | 0b67e56 | 2020-03-09 17:39:48 +0900 | [diff] [blame] | 106 | XLAT_TABLE_SECTION >RAM |
Yatharth Kochar | b1c2fe0 | 2015-10-14 15:27:24 +0100 | [diff] [blame] | 107 | |
| 108 | #if USE_COHERENT_MEM |
| 109 | /* |
| 110 | * The base address of the coherent memory section must be page-aligned (4K) |
| 111 | * to guarantee that the coherent data are stored on their own pages and |
| 112 | * are not mixed with normal data. This is required to set up the correct |
| 113 | * memory attributes for the coherent data page tables. |
| 114 | */ |
Antonio Nino Diaz | 2ce2b09 | 2017-11-15 11:45:35 +0000 | [diff] [blame] | 115 | coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) { |
Yatharth Kochar | b1c2fe0 | 2015-10-14 15:27:24 +0100 | [diff] [blame] | 116 | __COHERENT_RAM_START__ = .; |
| 117 | *(tzfw_coherent_mem) |
| 118 | __COHERENT_RAM_END_UNALIGNED__ = .; |
| 119 | /* |
| 120 | * Memory page(s) mapped to this section will be marked |
| 121 | * as device memory. No other unexpected data must creep in. |
| 122 | * Ensure the rest of the current memory page is unused. |
| 123 | */ |
Roberto Vargas | d93fde3 | 2018-04-11 11:53:31 +0100 | [diff] [blame] | 124 | . = ALIGN(PAGE_SIZE); |
Yatharth Kochar | b1c2fe0 | 2015-10-14 15:27:24 +0100 | [diff] [blame] | 125 | __COHERENT_RAM_END__ = .; |
| 126 | } >RAM |
| 127 | #endif |
| 128 | |
| 129 | /* |
| 130 | * Define a linker symbol to mark end of the RW memory area for this |
| 131 | * image. |
| 132 | */ |
| 133 | __RW_END__ = .; |
| 134 | __BL2U_END__ = .; |
| 135 | |
| 136 | __BSS_SIZE__ = SIZEOF(.bss); |
| 137 | |
| 138 | ASSERT(. <= BL2U_LIMIT, "BL2U image has exceeded its limit.") |
| 139 | } |