blob: 9a875356f130942c9d3e67c52634293982e76e63 [file] [log] [blame]
Chandni Cherukuri3aa09f72018-11-28 11:31:51 +05301/*
Rohit Mathew00298682024-02-10 22:12:12 +00002 * Copyright (c) 2018-2024, Arm Limited and Contributors. All rights reserved.
Chandni Cherukuri3aa09f72018-11-28 11:31:51 +05303 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Vijayenthiran Subramaniamc4e68a42019-10-28 14:49:48 +05307#include <common/debug.h>
8#include <drivers/arm/gic600_multichip.h>
9#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <plat/common/platform.h>
Aditya Angadice79bca2020-11-18 08:32:30 +053011#include <sgi_soc_platform_def.h>
Vijayenthiran Subramaniam2b4ad8d2019-09-23 19:32:32 +053012#include <sgi_plat.h>
Chandni Cherukuri3aa09f72018-11-28 11:31:51 +053013
Vijayenthiran Subramaniamc4e68a42019-10-28 14:49:48 +053014#if defined(IMAGE_BL31)
15static const mmap_region_t rdn1edge_dynamic_mmap[] = {
16 ARM_MAP_SHARED_RAM_REMOTE_CHIP(1),
17 CSS_SGI_MAP_DEVICE_REMOTE_CHIP(1),
18 SOC_CSS_MAP_DEVICE_REMOTE_CHIP(1)
19};
20
21static struct gic600_multichip_data rdn1e1_multichip_data __init = {
22 .rt_owner_base = PLAT_ARM_GICD_BASE,
23 .rt_owner = 0,
24 .chip_count = CSS_SGI_CHIP_COUNT,
25 .chip_addrs = {
26 PLAT_ARM_GICD_BASE >> 16,
27 (PLAT_ARM_GICD_BASE + CSS_SGI_REMOTE_CHIP_MEM_OFFSET(1)) >> 16
28 },
29 .spi_ids = {
Rohit Mathew00298682024-02-10 22:12:12 +000030 {PLAT_ARM_GICD_BASE, RDN1E1_CHIP0_SPI_START,
31 RDN1E1_CHIP0_SPI_END},
Varun Wadekar61286d22023-03-08 16:47:38 +000032 {0, 0, 0}
Vijayenthiran Subramaniamc4e68a42019-10-28 14:49:48 +053033 }
34};
35
36static uintptr_t rdn1e1_multichip_gicr_frames[] = {
37 PLAT_ARM_GICR_BASE, /* Chip 0's GICR Base */
38 PLAT_ARM_GICR_BASE +
39 CSS_SGI_REMOTE_CHIP_MEM_OFFSET(1), /* Chip 1's GICR BASE */
40 UL(0) /* Zero Termination */
41};
42#endif /* IMAGE_BL31 */
43
Chandni Cherukuri3aa09f72018-11-28 11:31:51 +053044unsigned int plat_arm_sgi_get_platform_id(void)
45{
46 return mmio_read_32(SID_REG_BASE + SID_SYSTEM_ID_OFFSET)
47 & SID_SYSTEM_ID_PART_NUM_MASK;
48}
49
50unsigned int plat_arm_sgi_get_config_id(void)
51{
52 return mmio_read_32(SID_REG_BASE + SID_SYSTEM_CFG_OFFSET);
53}
Vijayenthiran Subramaniam2b4ad8d2019-09-23 19:32:32 +053054
Vijayenthiran Subramaniam8af18432019-10-22 15:46:14 +053055unsigned int plat_arm_sgi_get_multi_chip_mode(void)
56{
57 return (mmio_read_32(SID_REG_BASE + SID_NODE_ID_OFFSET) &
58 SID_MULTI_CHIP_MODE_MASK) >> SID_MULTI_CHIP_MODE_SHIFT;
59}
60
Vijayenthiran Subramaniamc4e68a42019-10-28 14:49:48 +053061/*
62 * IMAGE_BL31 macro is added to build bl31_platform_setup function only for BL31
63 * because PLAT_XLAT_TABLES_DYNAMIC macro is set to build only for BL31 and not
64 * for other stages.
65 */
66#if defined(IMAGE_BL31)
Vijayenthiran Subramaniam2b4ad8d2019-09-23 19:32:32 +053067void bl31_platform_setup(void)
68{
Tony K Nadackala6e761c2022-12-07 20:30:33 +000069 unsigned int i;
70 int ret;
Vijayenthiran Subramaniamc4e68a42019-10-28 14:49:48 +053071
72 if (plat_arm_sgi_get_multi_chip_mode() == 0 && CSS_SGI_CHIP_COUNT > 1) {
73 ERROR("Chip Count is set to %d but multi-chip mode not enabled\n",
74 CSS_SGI_CHIP_COUNT);
75 panic();
76 } else if (plat_arm_sgi_get_multi_chip_mode() == 1 &&
77 CSS_SGI_CHIP_COUNT > 1) {
78 INFO("Enabling support for multi-chip in RD-N1-Edge\n");
79
80 for (i = 0; i < ARRAY_SIZE(rdn1edge_dynamic_mmap); i++) {
81 ret = mmap_add_dynamic_region(
82 rdn1edge_dynamic_mmap[i].base_pa,
83 rdn1edge_dynamic_mmap[i].base_va,
84 rdn1edge_dynamic_mmap[i].size,
85 rdn1edge_dynamic_mmap[i].attr
86 );
87 if (ret != 0) {
88 ERROR("Failed to add dynamic mmap entry\n");
89 panic();
90 }
91 }
92
93 plat_arm_override_gicr_frames(rdn1e1_multichip_gicr_frames);
94 gic600_multichip_init(&rdn1e1_multichip_data);
95 }
96
Vijayenthiran Subramaniam2b4ad8d2019-09-23 19:32:32 +053097 sgi_bl31_common_platform_setup();
98}
Vijayenthiran Subramaniamc4e68a42019-10-28 14:49:48 +053099#endif /* IMAGE_BL31 */