blob: e59e163ead70a2e1e322e20cd8c56f0bd14e8e41 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +01002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2bd4ef22014-04-09 13:14:54 +01007#include <arch.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +01008#include <arch_helpers.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +01009#include <assert.h>
10#include <bl_common.h>
11#include <context.h>
Achin Guptaef7a28c2014-02-01 08:59:56 +000012#include <context_mgmt.h>
Jeenu Viswambharand5ec3672017-01-03 11:01:51 +000013#include <errata_report.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010014#include <platform.h>
15#include <stddef.h>
Dan Handley714a0d22014-04-09 13:13:04 +010016#include "psci_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010017
18/*******************************************************************************
Achin Guptaef7a28c2014-02-01 08:59:56 +000019 * Per cpu non-secure contexts used to program the architectural state prior
20 * return to the normal world.
21 * TODO: Use the memory allocator to set aside memory for the contexts instead
Soby Mathew981487a2015-07-13 14:10:57 +010022 * of relying on platform defined constants.
Achin Guptaef7a28c2014-02-01 08:59:56 +000023 ******************************************************************************/
Dan Handleye2712bc2014-04-10 15:37:22 +010024static cpu_context_t psci_ns_context[PLATFORM_CORE_COUNT];
Achin Guptaef7a28c2014-02-01 08:59:56 +000025
Soby Mathew6cdddaf2015-01-07 11:10:22 +000026/******************************************************************************
27 * Define the psci capability variable.
28 *****************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +010029unsigned int psci_caps;
Soby Mathew6cdddaf2015-01-07 11:10:22 +000030
Dan Handley60b13e32014-05-14 15:13:16 +010031/*******************************************************************************
Soby Mathew981487a2015-07-13 14:10:57 +010032 * Function which initializes the 'psci_non_cpu_pd_nodes' or the
33 * 'psci_cpu_pd_nodes' corresponding to the power level.
Achin Gupta4f6ad662013-10-25 09:08:21 +010034 ******************************************************************************/
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +010035static void psci_init_pwr_domain_node(unsigned char node_idx,
Soby Mathew011ca182015-07-29 17:05:03 +010036 unsigned int parent_idx,
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +010037 unsigned char level)
Achin Gupta4f6ad662013-10-25 09:08:21 +010038{
Soby Mathew981487a2015-07-13 14:10:57 +010039 if (level > PSCI_CPU_PWR_LVL) {
40 psci_non_cpu_pd_nodes[node_idx].level = level;
41 psci_lock_init(psci_non_cpu_pd_nodes, node_idx);
42 psci_non_cpu_pd_nodes[node_idx].parent_node = parent_idx;
43 psci_non_cpu_pd_nodes[node_idx].local_state =
44 PLAT_MAX_OFF_STATE;
45 } else {
46 psci_cpu_data_t *svc_cpu_data;
Achin Gupta4f6ad662013-10-25 09:08:21 +010047
Soby Mathew981487a2015-07-13 14:10:57 +010048 psci_cpu_pd_nodes[node_idx].parent_node = parent_idx;
Achin Gupta4f6ad662013-10-25 09:08:21 +010049
Soby Mathew981487a2015-07-13 14:10:57 +010050 /* Initialize with an invalid mpidr */
51 psci_cpu_pd_nodes[node_idx].mpidr = PSCI_INVALID_MPIDR;
Soby Mathew2b697502014-10-02 17:24:19 +010052
Soby Mathew981487a2015-07-13 14:10:57 +010053 svc_cpu_data =
54 &(_cpu_data_by_index(node_idx)->psci_svc_cpu_data);
Soby Mathew2b697502014-10-02 17:24:19 +010055
Soby Mathew981487a2015-07-13 14:10:57 +010056 /* Set the Affinity Info for the cores as OFF */
57 svc_cpu_data->aff_info_state = AFF_STATE_OFF;
Achin Gupta4f6ad662013-10-25 09:08:21 +010058
Soby Mathew981487a2015-07-13 14:10:57 +010059 /* Invalidate the suspend level for the cpu */
Soby Mathew011ca182015-07-29 17:05:03 +010060 svc_cpu_data->target_pwrlvl = PSCI_INVALID_PWR_LVL;
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
Soby Mathew981487a2015-07-13 14:10:57 +010062 /* Set the power state to OFF state */
63 svc_cpu_data->local_state = PLAT_MAX_OFF_STATE;
Soby Mathew2b697502014-10-02 17:24:19 +010064
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +000065 psci_flush_dcache_range((uintptr_t)svc_cpu_data,
Soby Mathew981487a2015-07-13 14:10:57 +010066 sizeof(*svc_cpu_data));
Achin Gupta4f6ad662013-10-25 09:08:21 +010067
Soby Mathew981487a2015-07-13 14:10:57 +010068 cm_set_context_by_index(node_idx,
69 (void *) &psci_ns_context[node_idx],
70 NON_SECURE);
71 }
Achin Gupta4f6ad662013-10-25 09:08:21 +010072}
73
74/*******************************************************************************
Soby Mathew981487a2015-07-13 14:10:57 +010075 * This functions updates cpu_start_idx and ncpus field for each of the node in
76 * psci_non_cpu_pd_nodes[]. It does so by comparing the parent nodes of each of
77 * the CPUs and check whether they match with the parent of the previous
78 * CPU. The basic assumption for this work is that children of the same parent
79 * are allocated adjacent indices. The platform should ensure this though proper
80 * mapping of the CPUs to indices via plat_core_pos_by_mpidr() and
81 * plat_my_core_pos() APIs.
82 *******************************************************************************/
83static void psci_update_pwrlvl_limits(void)
Achin Gupta0959db52013-12-02 17:33:04 +000084{
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +010085 int j, cpu_idx;
Soby Mathew981487a2015-07-13 14:10:57 +010086 unsigned int nodes_idx[PLAT_MAX_PWR_LVL] = {0};
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +010087 unsigned int temp_index[PLAT_MAX_PWR_LVL];
Achin Gupta0959db52013-12-02 17:33:04 +000088
Soby Mathew981487a2015-07-13 14:10:57 +010089 for (cpu_idx = 0; cpu_idx < PLATFORM_CORE_COUNT; cpu_idx++) {
90 psci_get_parent_pwr_domain_nodes(cpu_idx,
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +010091 (unsigned int)PLAT_MAX_PWR_LVL,
Soby Mathew981487a2015-07-13 14:10:57 +010092 temp_index);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +010093 for (j = (int) PLAT_MAX_PWR_LVL - 1; j >= 0; j--) {
Soby Mathew981487a2015-07-13 14:10:57 +010094 if (temp_index[j] != nodes_idx[j]) {
95 nodes_idx[j] = temp_index[j];
96 psci_non_cpu_pd_nodes[nodes_idx[j]].cpu_start_idx
97 = cpu_idx;
Achin Gupta0959db52013-12-02 17:33:04 +000098 }
Soby Mathew981487a2015-07-13 14:10:57 +010099 psci_non_cpu_pd_nodes[nodes_idx[j]].ncpus++;
100 }
Achin Gupta0959db52013-12-02 17:33:04 +0000101 }
Achin Gupta0959db52013-12-02 17:33:04 +0000102}
103
104/*******************************************************************************
Soby Mathew981487a2015-07-13 14:10:57 +0100105 * Core routine to populate the power domain tree. The tree descriptor passed by
106 * the platform is populated breadth-first and the first entry in the map
107 * informs the number of root power domains. The parent nodes of the root nodes
108 * will point to an invalid entry(-1).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100109 ******************************************************************************/
Soby Mathew981487a2015-07-13 14:10:57 +0100110static void populate_power_domain_tree(const unsigned char *topology)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100111{
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100112 unsigned int i, j = 0U, num_nodes_at_lvl = 1U, num_nodes_at_next_lvl;
113 unsigned int node_index = 0U, num_children;
114 int parent_node_index = 0;
115 int level = (int) PLAT_MAX_PWR_LVL;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100116
117 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100118 * For each level the inputs are:
119 * - number of nodes at this level in plat_array i.e. num_nodes_at_level
120 * This is the sum of values of nodes at the parent level.
121 * - Index of first entry at this level in the plat_array i.e.
122 * parent_node_index.
123 * - Index of first free entry in psci_non_cpu_pd_nodes[] or
124 * psci_cpu_pd_nodes[] i.e. node_index depending upon the level.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100125 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100126 while (level >= (int) PSCI_CPU_PWR_LVL) {
127 num_nodes_at_next_lvl = 0U;
Achin Guptaef7a28c2014-02-01 08:59:56 +0000128 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100129 * For each entry (parent node) at this level in the plat_array:
130 * - Find the number of children
131 * - Allocate a node in a power domain array for each child
132 * - Set the parent of the child to the parent_node_index - 1
133 * - Increment parent_node_index to point to the next parent
134 * - Accumulate the number of children at next level.
Achin Guptaef7a28c2014-02-01 08:59:56 +0000135 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100136 for (i = 0U; i < num_nodes_at_lvl; i++) {
Soby Mathew981487a2015-07-13 14:10:57 +0100137 assert(parent_node_index <=
138 PSCI_NUM_NON_CPU_PWR_DOMAINS);
139 num_children = topology[parent_node_index];
Achin Guptaef7a28c2014-02-01 08:59:56 +0000140
Soby Mathew981487a2015-07-13 14:10:57 +0100141 for (j = node_index;
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100142 j < (node_index + num_children); j++)
143 psci_init_pwr_domain_node((unsigned char)j,
Soby Mathew981487a2015-07-13 14:10:57 +0100144 parent_node_index - 1,
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100145 (unsigned char)level);
Achin Guptaf3ccbab2014-07-25 14:52:47 +0100146
Soby Mathew981487a2015-07-13 14:10:57 +0100147 node_index = j;
148 num_nodes_at_next_lvl += num_children;
149 parent_node_index++;
150 }
Achin Guptaf6b9e992014-07-31 11:19:11 +0100151
Soby Mathew981487a2015-07-13 14:10:57 +0100152 num_nodes_at_lvl = num_nodes_at_next_lvl;
153 level--;
Soby Mathew7d861ea2014-11-18 10:14:14 +0000154
Soby Mathew981487a2015-07-13 14:10:57 +0100155 /* Reset the index for the cpu power domain array */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100156 if (level == (int) PSCI_CPU_PWR_LVL)
Soby Mathew981487a2015-07-13 14:10:57 +0100157 node_index = 0;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100158 }
159
Soby Mathew981487a2015-07-13 14:10:57 +0100160 /* Validate the sanity of array exported by the platform */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100161 assert((int) j == PLATFORM_CORE_COUNT);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100162}
163
164/*******************************************************************************
Soby Mathewd0194872016-04-29 19:01:30 +0100165 * This function does the architectural setup and takes the warm boot
166 * entry-point `mailbox_ep` as an argument. The function also initializes the
167 * power domain topology tree by querying the platform. The power domain nodes
168 * higher than the CPU are populated in the array psci_non_cpu_pd_nodes[] and
169 * the CPU power domains are populated in psci_cpu_pd_nodes[]. The platform
170 * exports its static topology map through the
Soby Mathew981487a2015-07-13 14:10:57 +0100171 * populate_power_domain_topology_tree() API. The algorithm populates the
172 * psci_non_cpu_pd_nodes and psci_cpu_pd_nodes iteratively by using this
Soby Mathewd0194872016-04-29 19:01:30 +0100173 * topology map. On a platform that implements two clusters of 2 cpus each,
174 * and supporting 3 domain levels, the populated psci_non_cpu_pd_nodes would
175 * look like this:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100176 *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100177 * ---------------------------------------------------
Soby Mathew981487a2015-07-13 14:10:57 +0100178 * | system node | cluster 0 node | cluster 1 node |
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179 * ---------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100180 *
Soby Mathew981487a2015-07-13 14:10:57 +0100181 * And populated psci_cpu_pd_nodes would look like this :
182 * <- cpus cluster0 -><- cpus cluster1 ->
183 * ------------------------------------------------
184 * | CPU 0 | CPU 1 | CPU 2 | CPU 3 |
185 * ------------------------------------------------
Achin Gupta4f6ad662013-10-25 09:08:21 +0100186 ******************************************************************************/
Soby Mathew89256b82016-09-13 14:19:08 +0100187int psci_setup(const psci_lib_args_t *lib_args)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100188{
Soby Mathew981487a2015-07-13 14:10:57 +0100189 const unsigned char *topology_tree;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100190
Soby Mathew89256b82016-09-13 14:19:08 +0100191 assert(VERIFY_PSCI_LIB_ARGS_V1(lib_args));
192
Soby Mathewd0194872016-04-29 19:01:30 +0100193 /* Do the Architectural initialization */
194 psci_arch_setup();
195
Soby Mathew981487a2015-07-13 14:10:57 +0100196 /* Query the topology map from the platform */
197 topology_tree = plat_get_power_domain_tree_desc();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100198
Soby Mathew981487a2015-07-13 14:10:57 +0100199 /* Populate the power domain arrays using the platform topology map */
200 populate_power_domain_tree(topology_tree);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100201
Soby Mathew981487a2015-07-13 14:10:57 +0100202 /* Update the CPU limits for each node in psci_non_cpu_pd_nodes */
203 psci_update_pwrlvl_limits();
204
205 /* Populate the mpidr field of cpu node for this CPU */
206 psci_cpu_pd_nodes[plat_my_core_pos()].mpidr =
207 read_mpidr() & MPIDR_AFFINITY_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100208
Soby Mathew981487a2015-07-13 14:10:57 +0100209 psci_init_req_local_pwr_states();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100210
211 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100212 * Set the requested and target state of this CPU and all the higher
213 * power domain levels for this CPU to run.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100214 */
Soby Mathew981487a2015-07-13 14:10:57 +0100215 psci_set_pwr_domains_to_run(PLAT_MAX_PWR_LVL);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100216
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100217 (void) plat_setup_psci_ops((uintptr_t)lib_args->mailbox_ep,
218 &psci_plat_pm_ops);
219 assert(psci_plat_pm_ops != NULL);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100220
Soby Mathew7c9d5f82016-09-09 11:33:58 +0100221 /*
222 * Flush `psci_plat_pm_ops` as it will be accessed by secondary CPUs
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000223 * during warm boot, possibly before data cache is enabled.
Soby Mathew7c9d5f82016-09-09 11:33:58 +0100224 */
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000225 psci_flush_dcache_range((uintptr_t)&psci_plat_pm_ops,
Soby Mathew7c9d5f82016-09-09 11:33:58 +0100226 sizeof(psci_plat_pm_ops));
227
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000228 /* Initialize the psci capability */
229 psci_caps = PSCI_GENERIC_CAP;
230
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100231 if (psci_plat_pm_ops->pwr_domain_off != NULL)
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000232 psci_caps |= define_psci_cap(PSCI_CPU_OFF);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100233 if ((psci_plat_pm_ops->pwr_domain_on != NULL) &&
234 (psci_plat_pm_ops->pwr_domain_on_finish != NULL))
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000235 psci_caps |= define_psci_cap(PSCI_CPU_ON_AARCH64);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100236 if ((psci_plat_pm_ops->pwr_domain_suspend != NULL) &&
237 (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL)) {
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000238 psci_caps |= define_psci_cap(PSCI_CPU_SUSPEND_AARCH64);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100239 if (psci_plat_pm_ops->get_sys_suspend_power_state != NULL)
Soby Mathew96168382014-12-17 14:47:57 +0000240 psci_caps |= define_psci_cap(PSCI_SYSTEM_SUSPEND_AARCH64);
241 }
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100242 if (psci_plat_pm_ops->system_off != NULL)
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000243 psci_caps |= define_psci_cap(PSCI_SYSTEM_OFF);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100244 if (psci_plat_pm_ops->system_reset != NULL)
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000245 psci_caps |= define_psci_cap(PSCI_SYSTEM_RESET);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100246 if (psci_plat_pm_ops->get_node_hw_state != NULL)
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100247 psci_caps |= define_psci_cap(PSCI_NODE_HW_STATE_AARCH64);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100248 if ((psci_plat_pm_ops->read_mem_protect != NULL) &&
249 (psci_plat_pm_ops->write_mem_protect != NULL))
Roberto Vargas0a4c2612017-08-03 08:16:16 +0100250 psci_caps |= define_psci_cap(PSCI_MEM_PROTECT);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100251 if (psci_plat_pm_ops->mem_protect_chk != NULL)
Roberto Vargas0a4c2612017-08-03 08:16:16 +0100252 psci_caps |= define_psci_cap(PSCI_MEM_CHK_RANGE_AARCH64);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100253 if (psci_plat_pm_ops->system_reset2 != NULL)
Roberto Vargasb820ad02017-07-26 09:23:09 +0100254 psci_caps |= define_psci_cap(PSCI_SYSTEM_RESET2_AARCH64);
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000255
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100256#if ENABLE_PSCI_STAT
257 psci_caps |= define_psci_cap(PSCI_STAT_RESIDENCY_AARCH64);
258 psci_caps |= define_psci_cap(PSCI_STAT_COUNT_AARCH64);
259#endif
260
Achin Gupta7421b462014-02-01 18:53:26 +0000261 return 0;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100262}
Soby Mathewd0194872016-04-29 19:01:30 +0100263
264/*******************************************************************************
265 * This duplicates what the primary cpu did after a cold boot in BL1. The same
266 * needs to be done when a cpu is hotplugged in. This function could also over-
267 * ride any EL3 setup done by BL1 as this code resides in rw memory.
268 ******************************************************************************/
269void psci_arch_setup(void)
270{
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100271#if (ARM_ARCH_MAJOR > 7) || defined(ARMV7_SUPPORTS_GENERIC_TIMER)
Soby Mathewd0194872016-04-29 19:01:30 +0100272 /* Program the counter frequency */
273 write_cntfrq_el0(plat_get_syscnt_freq2());
Etienne Carrieree259fa72017-11-08 14:41:47 +0100274#endif
Soby Mathewd0194872016-04-29 19:01:30 +0100275
276 /* Initialize the cpu_ops pointer. */
277 init_cpu_ops();
Jeenu Viswambharand5ec3672017-01-03 11:01:51 +0000278
279 /* Having initialized cpu_ops, we can now print errata status */
280 print_errata_status();
Soby Mathewd0194872016-04-29 19:01:30 +0100281}
Soby Mathew89d90dc2016-05-05 14:11:23 +0100282
283/******************************************************************************
284 * PSCI Library interface to initialize the cpu context for the next non
285 * secure image during cold boot. The relevant registers in the cpu context
286 * need to be retrieved and programmed on return from this interface.
287 *****************************************************************************/
288void psci_prepare_next_non_secure_ctx(entry_point_info_t *next_image_info)
289{
290 assert(GET_SECURITY_STATE(next_image_info->h.attr) == NON_SECURE);
291 cm_init_my_context(next_image_info);
292 cm_prepare_el3_exit(NON_SECURE);
293}