| /* |
| * Copyright (c) 2019-2023, Arm Limited. All rights reserved. |
| * |
| * SPDX-License-Identifier: BSD-3-Clause |
| */ |
| |
| #include <arch.h> |
| #include <asm_macros.S> |
| #include <common/bl_common.h> |
| #include <cortex_a76ae.h> |
| #include <cpu_macros.S> |
| #include "wa_cve_2022_23960_bhb_vector.S" |
| |
| /* Hardware handled coherency */ |
| #if HW_ASSISTED_COHERENCY == 0 |
| #error "Cortex-A76AE must be compiled with HW_ASSISTED_COHERENCY enabled" |
| #endif |
| |
| /* 64-bit only core */ |
| #if CTX_INCLUDE_AARCH32_REGS == 1 |
| #error "Cortex-A76AE supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" |
| #endif |
| |
| #if WORKAROUND_CVE_2022_23960 |
| wa_cve_2022_23960_bhb_vector_table CORTEX_A76AE_BHB_LOOP_COUNT, cortex_a76ae |
| #endif /* WORKAROUND_CVE_2022_23960 */ |
| |
| check_erratum_chosen cortex_a76ae, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 |
| |
| workaround_reset_start cortex_a76ae, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 |
| #if IMAGE_BL31 |
| /* |
| * The Cortex-A76ae generic vectors are overridden to apply errata |
| * mitigation on exception entry from lower ELs. |
| */ |
| override_vector_table wa_cve_vbar_cortex_a76ae |
| isb |
| #endif /* IMAGE_BL31 */ |
| workaround_reset_end cortex_a76ae, CVE(2022, 23960) |
| |
| cpu_reset_func_start cortex_a76ae |
| cpu_reset_func_end cortex_a76ae |
| |
| errata_report_shim cortex_a76ae |
| |
| /* ---------------------------------------------------- |
| * HW will do the cache maintenance while powering down |
| * ---------------------------------------------------- |
| */ |
| func cortex_a76ae_core_pwr_dwn |
| sysreg_bit_set CORTEX_A76AE_CPUPWRCTLR_EL1, CORTEX_A76AE_CORE_PWRDN_EN_MASK |
| isb |
| ret |
| endfunc cortex_a76ae_core_pwr_dwn |
| |
| /* --------------------------------------------- |
| * This function provides cortex_a76ae specific |
| * register information for crash reporting. |
| * It needs to return with x6 pointing to |
| * a list of register names in ascii and |
| * x8 - x15 having values of registers to be |
| * reported. |
| * --------------------------------------------- |
| */ |
| .section .rodata.cortex_a76ae_regs, "aS" |
| cortex_a76ae_regs: /* The ASCII list of register names to be reported */ |
| .asciz "cpuectlr_el1", "" |
| |
| func cortex_a76ae_cpu_reg_dump |
| adr x6, cortex_a76ae_regs |
| mrs x8, CORTEX_A76AE_CPUECTLR_EL1 |
| ret |
| endfunc cortex_a76ae_cpu_reg_dump |
| |
| declare_cpu_ops cortex_a76ae, CORTEX_A76AE_MIDR, cortex_a76ae_reset_func, \ |
| cortex_a76ae_core_pwr_dwn |