| /* |
| * Copyright (c) 2019, Intel Corporation. All rights reserved. |
| * |
| * SPDX-License-Identifier: BSD-3-Clause |
| */ |
| |
| #define AXI_AP (1<<0) |
| #define FPGA2SOC (1<<16) |
| #define MPU (1<<24) |
| #define S10_NOC_PER_SCR_NAND 0xffd21000 |
| #define S10_NOC_PER_SCR_NAND_DATA 0xffd21004 |
| #define S10_NOC_PER_SCR_USB0 0xffd2100c |
| #define S10_NOC_PER_SCR_USB1 0xffd21010 |
| #define S10_NOC_PER_SCR_SPI_M0 0xffd2101c |
| #define S10_NOC_PER_SCR_SPI_M1 0xffd21020 |
| #define S10_NOC_PER_SCR_SPI_S0 0xffd21024 |
| #define S10_NOC_PER_SCR_SPI_S1 0xffd21028 |
| #define S10_NOC_PER_SCR_EMAC0 0xffd2102c |
| #define S10_NOC_PER_SCR_EMAC1 0xffd21030 |
| #define S10_NOC_PER_SCR_EMAC2 0xffd21034 |
| #define S10_NOC_PER_SCR_SDMMC 0xffd21040 |
| #define S10_NOC_PER_SCR_GPIO0 0xffd21044 |
| #define S10_NOC_PER_SCR_GPIO1 0xffd21048 |
| #define S10_NOC_PER_SCR_I2C0 0xffd21050 |
| #define S10_NOC_PER_SCR_I2C1 0xffd21058 |
| #define S10_NOC_PER_SCR_I2C2 0xffd2105c |
| #define S10_NOC_PER_SCR_I2C3 0xffd21060 |
| #define S10_NOC_PER_SCR_SP_TIMER0 0xffd21064 |
| #define S10_NOC_PER_SCR_SP_TIMER1 0xffd21068 |
| #define S10_NOC_PER_SCR_UART0 0xffd2106c |
| #define S10_NOC_PER_SCR_UART1 0xffd21070 |
| |
| |
| #define S10_NOC_SYS_SCR_DMA_ECC 0xffd21108 |
| #define S10_NOC_SYS_SCR_EMAC0RX_ECC 0xffd2110c |
| #define S10_NOC_SYS_SCR_EMAC0TX_ECC 0xffd21110 |
| #define S10_NOC_SYS_SCR_EMAC1RX_ECC 0xffd21114 |
| #define S10_NOC_SYS_SCR_EMAC1TX_ECC 0xffd21118 |
| #define S10_NOC_SYS_SCR_EMAC2RX_ECC 0xffd2111c |
| #define S10_NOC_SYS_SCR_EMAC2TX_ECC 0xffd21120 |
| #define S10_NOC_SYS_SCR_NAND_ECC 0xffd2112c |
| #define S10_NOC_SYS_SCR_NAND_READ_ECC 0xffd21130 |
| #define S10_NOC_SYS_SCR_NAND_WRITE_ECC 0xffd21134 |
| #define S10_NOC_SYS_SCR_OCRAM_ECC 0xffd21138 |
| #define S10_NOC_SYS_SCR_SDMMC_ECC 0xffd21140 |
| #define S10_NOC_SYS_SCR_USB0_ECC 0xffd21144 |
| #define S10_NOC_SYS_SCR_USB1_ECC 0xffd21148 |
| #define S10_NOC_SYS_SCR_CLK_MGR 0xffd2114c |
| #define S10_NOC_SYS_SCR_IO_MGR 0xffd21154 |
| #define S10_NOC_SYS_SCR_RST_MGR 0xffd21158 |
| #define S10_NOC_SYS_SCR_SYS_MGR 0xffd2115c |
| #define S10_NOC_SYS_SCR_OSC0_TIMER 0xffd21160 |
| #define S10_NOC_SYS_SCR_OSC1_TIMER 0xffd21164 |
| #define S10_NOC_SYS_SCR_WATCHDOG0 0xffd21168 |
| #define S10_NOC_SYS_SCR_WATCHDOG1 0xffd2116c |
| #define S10_NOC_SYS_SCR_WATCHDOG2 0xffd21170 |
| #define S10_NOC_SYS_SCR_WATCHDOG3 0xffd21174 |
| #define S10_NOC_SYS_SCR_DAP 0xffd21178 |
| #define S10_NOC_SYS_SCR_L4_NOC_PROBES 0xffd21190 |
| #define S10_NOC_SYS_SCR_L4_NOC_QOS 0xffd21194 |
| |
| #define S10_CCU_NOC_BRIDGE_CPU0_RAM 0xf7004688 |
| #define S10_CCU_NOC_BRIDGE_IOM_RAM 0xf7004688 |