| /* |
| * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved. |
| * |
| * Redistribution and use in source and binary forms, with or without |
| * modification, are permitted provided that the following conditions are met: |
| * |
| * Redistributions of source code must retain the above copyright notice, this |
| * list of conditions and the following disclaimer. |
| * |
| * Redistributions in binary form must reproduce the above copyright notice, |
| * this list of conditions and the following disclaimer in the documentation |
| * and/or other materials provided with the distribution. |
| * |
| * Neither the name of ARM nor the names of its contributors may be used |
| * to endorse or promote products derived from this software without specific |
| * prior written permission. |
| * |
| * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| * POSSIBILITY OF SUCH DAMAGE. |
| */ |
| |
| #ifndef __PLAT_PRIVATE_H__ |
| #define __PLAT_PRIVATE_H__ |
| |
| #ifndef __ASSEMBLY__ |
| #include <mmio.h> |
| #include <stdint.h> |
| #include <xlat_tables.h> |
| |
| /****************************************************************************** |
| * For rockchip socs pm ops |
| ******************************************************************************/ |
| struct rockchip_pm_ops_cb { |
| int (*cores_pwr_dm_on)(unsigned long mpidr, uint64_t entrypoint); |
| int (*cores_pwr_dm_off)(void); |
| int (*cores_pwr_dm_on_finish)(void); |
| int (*cores_pwr_dm_suspend)(void); |
| int (*cores_pwr_dm_resume)(void); |
| int (*sys_pwr_dm_suspend)(void); |
| int (*sys_pwr_dm_resume)(void); |
| void (*sys_gbl_soft_reset)(void) __dead2; |
| void (*system_off)(void) __dead2; |
| }; |
| |
| /****************************************************************************** |
| * The register have write-mask bits, it is mean, if you want to set the bits, |
| * you needs set the write-mask bits at the same time, |
| * The write-mask bits is in high 16-bits. |
| * The fllowing macro definition helps access write-mask bits reg efficient! |
| ******************************************************************************/ |
| #define REG_MSK_SHIFT 16 |
| |
| #ifndef BIT |
| #define BIT(nr) (1 << (nr)) |
| #endif |
| |
| #ifndef WMSK_BIT |
| #define WMSK_BIT(nr) BIT((nr) + REG_MSK_SHIFT) |
| #endif |
| |
| /* set one bit with write mask */ |
| #ifndef BIT_WITH_WMSK |
| #define BIT_WITH_WMSK(nr) (BIT(nr) | WMSK_BIT(nr)) |
| #endif |
| |
| #ifndef BITS_SHIFT |
| #define BITS_SHIFT(bits, shift) (bits << (shift)) |
| #endif |
| |
| #ifndef BITS_WITH_WMASK |
| #define BITS_WITH_WMASK(msk, bits, shift)\ |
| (BITS_SHIFT(bits, shift) | BITS_SHIFT(msk, (shift + REG_MSK_SHIFT))) |
| #endif |
| |
| /****************************************************************************** |
| * Function and variable prototypes |
| *****************************************************************************/ |
| void plat_configure_mmu_el3(unsigned long total_base, |
| unsigned long total_size, |
| unsigned long, |
| unsigned long, |
| unsigned long, |
| unsigned long); |
| |
| void plat_cci_init(void); |
| void plat_cci_enable(void); |
| void plat_cci_disable(void); |
| |
| void plat_delay_timer_init(void); |
| |
| void plat_rockchip_gic_driver_init(void); |
| void plat_rockchip_gic_init(void); |
| void plat_rockchip_gic_cpuif_enable(void); |
| void plat_rockchip_gic_cpuif_disable(void); |
| void plat_rockchip_gic_pcpu_init(void); |
| |
| void plat_rockchip_pmusram_prepare(void); |
| void plat_rockchip_pmu_init(void); |
| void plat_rockchip_soc_init(void); |
| void plat_setup_rockchip_pm_ops(struct rockchip_pm_ops_cb *ops); |
| |
| extern const unsigned char rockchip_power_domain_tree_desc[]; |
| |
| extern void *pmu_cpuson_entrypoint_start; |
| extern void *pmu_cpuson_entrypoint_end; |
| extern uint64_t cpuson_entry_point[PLATFORM_CORE_COUNT]; |
| extern uint32_t cpuson_flags[PLATFORM_CORE_COUNT]; |
| |
| extern const mmap_region_t plat_rk_mmap[]; |
| #endif /* __ASSEMBLY__ */ |
| |
| /* only Cortex-A53 */ |
| #define RK_PLAT_CFG0 0 |
| |
| /* include Cortex-A72 */ |
| #define RK_PLAT_CFG1 1 |
| |
| #endif /* __PLAT_PRIVATE_H__ */ |