blob: 6caac1dfcacc962c35d8551fc5c6315adc01badb [file] [log] [blame]
Mike Rapoport8abe7302010-12-18 17:43:19 -05001/*
Nikita Kiryanov0630b032012-01-02 04:01:30 +00002 * (C) Copyright 2011 CompuLab, Ltd.
Mike Rapoport8abe7302010-12-18 17:43:19 -05003 * Mike Rapoport <mike@compulab.co.il>
Igor Grinbergbebedbf2011-04-18 17:48:31 -04004 * Igor Grinberg <grinberg@compulab.co.il>
Mike Rapoport8abe7302010-12-18 17:43:19 -05005 *
6 * Based on omap3_beagle.h
7 * (C) Copyright 2006-2008
8 * Texas Instruments.
9 * Richard Woodruff <r-woodruff2@ti.com>
10 * Syed Mohammed Khasim <x0khasim@ti.com>
11 *
Igor Grinberg05a96a42011-04-18 17:55:21 -040012 * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
Mike Rapoport8abe7302010-12-18 17:43:19 -050013 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020014 * SPDX-License-Identifier: GPL-2.0+
Mike Rapoport8abe7302010-12-18 17:43:19 -050015 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
Albert ARIBAUDbf9032a2016-01-27 08:46:11 +010020#define CONFIG_SYS_CACHELINE_SIZE 64
21
Mike Rapoport8abe7302010-12-18 17:43:19 -050022/*
23 * High Level Configuration Options
24 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000025#define CONFIG_OMAP /* in a TI OMAP core */
Marek Vasutaede1882012-07-21 05:02:23 +000026#define CONFIG_OMAP_GPIO
Nikita Kiryanov0630b032012-01-02 04:01:30 +000027#define CONFIG_CM_T3X /* working with CM-T35 and CM-T3730 */
Lokesh Vutla56055052013-07-30 11:36:30 +053028#define CONFIG_OMAP_COMMON
Nishanth Menon3e46e3e2015-03-09 17:12:08 -050029/* Common ARM Erratas */
30#define CONFIG_ARM_ERRATA_454179
31#define CONFIG_ARM_ERRATA_430973
32#define CONFIG_ARM_ERRATA_621766
Mike Rapoport8abe7302010-12-18 17:43:19 -050033
Mike Rapoport8abe7302010-12-18 17:43:19 -050034#define CONFIG_SDRC /* The chip has SDRC controller */
35
36#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050037#include <asm/arch/omap.h>
Mike Rapoport8abe7302010-12-18 17:43:19 -050038
Mike Rapoport8abe7302010-12-18 17:43:19 -050039/* Clock Defines */
40#define V_OSCK 26000000 /* Clock output from T2 */
41#define V_SCLK (V_OSCK >> 1)
42
Mike Rapoport8abe7302010-12-18 17:43:19 -050043#define CONFIG_MISC_INIT_R
44
Nikita Kiryanov0630b032012-01-02 04:01:30 +000045#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
46#define CONFIG_SETUP_MEMORY_TAGS
47#define CONFIG_INITRD_TAG
48#define CONFIG_REVISION_TAG
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +000049#define CONFIG_SERIAL_TAG
Mike Rapoport8abe7302010-12-18 17:43:19 -050050
51/*
52 * Size of malloc() pool
53 */
Igor Grinbergf497f7f2012-05-24 04:01:21 +000054#define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000055 /* Sector */
56#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Mike Rapoport8abe7302010-12-18 17:43:19 -050057
58/*
59 * Hardware drivers
60 */
61
62/*
63 * NS16550 Configuration
64 */
65#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
66
Mike Rapoport8abe7302010-12-18 17:43:19 -050067#define CONFIG_SYS_NS16550_SERIAL
68#define CONFIG_SYS_NS16550_REG_SIZE (-4)
69#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
70
71/*
72 * select serial console configuration
73 */
74#define CONFIG_CONS_INDEX 3
75#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
76#define CONFIG_SERIAL3 3 /* UART3 */
77
78/* allow to overwrite serial and ethaddr */
79#define CONFIG_ENV_OVERWRITE
80#define CONFIG_BAUDRATE 115200
81#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
82 115200}
Nikita Kiryanov0630b032012-01-02 04:01:30 +000083
84#define CONFIG_GENERIC_MMC
85#define CONFIG_MMC
86#define CONFIG_OMAP_HSMMC
87#define CONFIG_DOS_PARTITION
Mike Rapoport8abe7302010-12-18 17:43:19 -050088
Mike Rapoport8abe7302010-12-18 17:43:19 -050089/* USB */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000090#define CONFIG_USB_OMAP3
Nikita Kiryanov9f957be2012-12-02 13:59:19 +020091#define CONFIG_USB_EHCI
92#define CONFIG_USB_EHCI_OMAP
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020093#define CONFIG_USB_MUSB_UDC
Nikita Kiryanov0630b032012-01-02 04:01:30 +000094#define CONFIG_TWL4030_USB
Mike Rapoport8abe7302010-12-18 17:43:19 -050095
96/* USB device configuration */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000097#define CONFIG_USB_DEVICE
98#define CONFIG_USB_TTY
Mike Rapoport8abe7302010-12-18 17:43:19 -050099
100/* commands to include */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500101#define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
102#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
Igor Grinberg23964602013-04-22 01:06:55 +0000103#define CONFIG_MTD_PARTITIONS
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000104#define MTDIDS_DEFAULT "nand0=nand"
105#define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
Igor Grinberg23964602013-04-22 01:06:55 +0000106 "1920k(u-boot),256k(u-boot-env),"\
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000107 "4m(kernel),-(fs)"
Mike Rapoport8abe7302010-12-18 17:43:19 -0500108
Mike Rapoport8abe7302010-12-18 17:43:19 -0500109#define CONFIG_CMD_NAND /* NAND support */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500110
Mike Rapoport8abe7302010-12-18 17:43:19 -0500111#define CONFIG_SYS_NO_FLASH
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200112#define CONFIG_SYS_I2C
113#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
114#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
115#define CONFIG_SYS_I2C_OMAP34XX
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +0000116#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
117#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Nikita Kiryanova8eeecb2014-08-20 15:08:52 +0300118#define CONFIG_SYS_I2C_EEPROM_BUS 0
Nikita Kiryanovda4da302012-04-02 02:29:31 +0000119#define CONFIG_I2C_MULTI_BUS
Mike Rapoport8abe7302010-12-18 17:43:19 -0500120
121/*
122 * TWL4030
123 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000124#define CONFIG_TWL4030_POWER
125#define CONFIG_TWL4030_LED
Mike Rapoport8abe7302010-12-18 17:43:19 -0500126
127/*
128 * Board NAND Info.
129 */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500130#define CONFIG_NAND_OMAP_GPMC
131#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
132 /* to access nand */
133#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
134 /* to access nand at */
135 /* CS0 */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500136#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
137 /* devices */
Stefan Roese55503c12014-03-11 17:04:45 +0100138
Mike Rapoport8abe7302010-12-18 17:43:19 -0500139/* Environment information */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500140#define CONFIG_EXTRA_ENV_SETTINGS \
141 "loadaddr=0x82000000\0" \
142 "usbtty=cdc_acm\0" \
Nikita Kiryanove4361e92013-12-11 18:04:40 +0200143 "console=ttyO2,115200n8\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500144 "mpurate=500\0" \
145 "vram=12M\0" \
146 "dvimode=1024x768MR-16@60\0" \
147 "defaultdisplay=dvi\0" \
148 "mmcdev=0\0" \
149 "mmcroot=/dev/mmcblk0p2 rw\0" \
Igor Grinberg23964602013-04-22 01:06:55 +0000150 "mmcrootfstype=ext4 rootwait\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500151 "nandroot=/dev/mtdblock4 rw\0" \
Igor Grinberg23964602013-04-22 01:06:55 +0000152 "nandrootfstype=ubifs\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500153 "mmcargs=setenv bootargs console=${console} " \
154 "mpurate=${mpurate} " \
155 "vram=${vram} " \
156 "omapfb.mode=dvi:${dvimode} " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500157 "omapdss.def_disp=${defaultdisplay} " \
158 "root=${mmcroot} " \
159 "rootfstype=${mmcrootfstype}\0" \
160 "nandargs=setenv bootargs console=${console} " \
161 "mpurate=${mpurate} " \
162 "vram=${vram} " \
163 "omapfb.mode=dvi:${dvimode} " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500164 "omapdss.def_disp=${defaultdisplay} " \
165 "root=${nandroot} " \
166 "rootfstype=${nandrootfstype}\0" \
167 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
168 "bootscript=echo Running bootscript from mmc ...; " \
169 "source ${loadaddr}\0" \
170 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
171 "mmcboot=echo Booting from mmc ...; " \
172 "run mmcargs; " \
173 "bootm ${loadaddr}\0" \
174 "nandboot=echo Booting from nand ...; " \
175 "run nandargs; " \
Igor Grinberg23964602013-04-22 01:06:55 +0000176 "nand read ${loadaddr} 2a0000 400000; " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500177 "bootm ${loadaddr}\0" \
178
179#define CONFIG_BOOTCOMMAND \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000180 "mmc dev ${mmcdev}; if mmc rescan; then " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500181 "if run loadbootscript; then " \
182 "run bootscript; " \
183 "else " \
184 "if run loaduimage; then " \
185 "run mmcboot; " \
186 "else run nandboot; " \
187 "fi; " \
188 "fi; " \
189 "else run nandboot; fi"
190
Mike Rapoport8abe7302010-12-18 17:43:19 -0500191/*
192 * Miscellaneous configurable options
193 */
Igor Grinbergc73b4f12011-04-18 17:48:28 -0400194#define CONFIG_AUTO_COMPLETE
195#define CONFIG_CMDLINE_EDITING
196#define CONFIG_TIMESTAMP
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000197#define CONFIG_SYS_AUTOLOAD "no"
Mike Rapoport8abe7302010-12-18 17:43:19 -0500198#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500199#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
200/* Print Buffer Size */
201#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
202 sizeof(CONFIG_SYS_PROMPT) + 16)
203#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
204/* Boot Argument Buffer Size */
205#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
206
207#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
208 /* works on */
209#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
210 0x01F00000) /* 31MB */
211
212#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
213 /* load address */
214
215/*
216 * OMAP3 has 12 GP timers, they can be driven by the system clock
217 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
218 * This rate is divided by a local divisor.
219 */
220#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
221#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500222
223/*-----------------------------------------------------------------------
Mike Rapoport8abe7302010-12-18 17:43:19 -0500224 * Physical Memory Map
225 */
226#define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */
227#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Mike Rapoport8abe7302010-12-18 17:43:19 -0500228
Mike Rapoport8abe7302010-12-18 17:43:19 -0500229/*-----------------------------------------------------------------------
230 * FLASH and environment organization
231 */
232
233/* **** PISMO SUPPORT *** */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500234/* Monitor at start of flash */
235#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Igor Grinberg315ef7e2012-10-07 01:17:34 +0000236#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500237
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000238#define CONFIG_ENV_IS_IN_NAND
Mike Rapoport8abe7302010-12-18 17:43:19 -0500239#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
Luca Ceresoli9783a2c2011-04-20 11:02:05 -0400240#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
Mike Rapoport8abe7302010-12-18 17:43:19 -0500241#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
242
Mike Rapoport8abe7302010-12-18 17:43:19 -0500243#if defined(CONFIG_CMD_NET)
Mike Rapoport8abe7302010-12-18 17:43:19 -0500244#define CONFIG_SMC911X
245#define CONFIG_SMC911X_32_BIT
Igor Grinberg05a96a42011-04-18 17:55:21 -0400246#define CM_T3X_SMC911X_BASE 0x2C000000
247#define SB_T35_SMC911X_BASE (CM_T3X_SMC911X_BASE + (16 << 20))
248#define CONFIG_SMC911X_BASE CM_T3X_SMC911X_BASE
Mike Rapoport8abe7302010-12-18 17:43:19 -0500249#endif /* (CONFIG_CMD_NET) */
250
251/* additions for new relocation code, must be added to all boards */
252#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
253#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
254#define CONFIG_SYS_INIT_RAM_SIZE 0x800
255#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
256 CONFIG_SYS_INIT_RAM_SIZE - \
257 GENERATED_GBL_DATA_SIZE)
258
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400259/* Status LED */
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000260#define CONFIG_STATUS_LED /* Status LED enabled */
261#define CONFIG_BOARD_SPECIFIC_LED
Igor Grinberg5ef7b862013-11-06 16:39:47 +0200262#define CONFIG_GPIO_LED
263#define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */
264#define GREEN_LED_DEV 0
265#define STATUS_LED_BIT GREEN_LED_GPIO
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400266#define STATUS_LED_STATE STATUS_LED_ON
267#define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
Igor Grinberg5ef7b862013-11-06 16:39:47 +0200268#define STATUS_LED_BOOT GREEN_LED_DEV
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400269
Nikita Kiryanova6b2b732013-02-24 06:19:23 +0000270#define CONFIG_SPLASHIMAGE_GUARD
271
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400272/* GPIO banks */
273#ifdef CONFIG_STATUS_LED
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000274#define CONFIG_OMAP3_GPIO_6 /* GPIO186 is in GPIO bank 6 */
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400275#endif
276
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000277/* Display Configuration */
278#define CONFIG_OMAP3_GPIO_2
Nikita Kiryanova6db6242013-12-31 12:55:15 +0200279#define CONFIG_OMAP3_GPIO_5
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000280#define CONFIG_VIDEO_OMAP3
281#define LCD_BPP LCD_COLOR16
282
Nikita Kiryanovc4a295a2012-12-22 21:03:48 +0000283#define CONFIG_SPLASH_SCREEN
Nikita Kiryanov7f9ceea2015-01-14 10:42:54 +0200284#define CONFIG_SPLASH_SOURCE
Nikita Kiryanovc4a295a2012-12-22 21:03:48 +0000285#define CONFIG_CMD_BMP
286#define CONFIG_BMP_16BPP
Nikita Kiryanov25da1522013-10-16 17:23:29 +0300287#define CONFIG_SCF0403_LCD
288
289#define CONFIG_OMAP3_SPI
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000290
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100291/* Defines for SPL */
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100292#define CONFIG_SPL_FRAMEWORK
293#define CONFIG_SPL_NAND_SIMPLE
294
295#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
296#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100297#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200298#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100299
300#define CONFIG_SPL_BOARD_INIT
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100301#define CONFIG_SPL_NAND_BASE
302#define CONFIG_SPL_NAND_DRIVERS
303#define CONFIG_SPL_NAND_ECC
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100304#define CONFIG_SPL_OMAP3_ID_NAND
305#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
306
307/* NAND boot config */
308#define CONFIG_SYS_NAND_5_ADDR_CYCLE
309#define CONFIG_SYS_NAND_PAGE_COUNT 64
310#define CONFIG_SYS_NAND_PAGE_SIZE 2048
311#define CONFIG_SYS_NAND_OOBSIZE 64
312#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
313#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
314/*
315 * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
316 * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
317 */
318#define CONFIG_SYS_NAND_ECCPOS { 1, 2, 3, 4, 5, 6, 7, 8, 9, \
319 10, 11, 12 }
320#define CONFIG_SYS_NAND_ECCSIZE 512
321#define CONFIG_SYS_NAND_ECCBYTES 3
322#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
323
324#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
325#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
326
327#define CONFIG_SPL_TEXT_BASE 0x40200800
Tom Rinicfff4aa2016-08-26 13:30:43 -0400328#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
329 CONFIG_SPL_TEXT_BASE)
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100330
331/*
332 * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
333 * older x-loader implementations. And move the BSS area so that it
334 * doesn't overlap with TEXT_BASE.
335 */
336#define CONFIG_SYS_TEXT_BASE 0x80008000
337#define CONFIG_SPL_BSS_START_ADDR 0x80100000
338#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
339
340#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
341#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
342
Nikita Kiryanovd6554782016-04-16 17:55:09 +0300343/* EEPROM */
344#define CONFIG_CMD_EEPROM
345#define CONFIG_ENV_EEPROM_IS_ON_I2C
346#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
347#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
348#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
349#define CONFIG_SYS_EEPROM_SIZE 256
350
351#define CONFIG_CMD_EEPROM_LAYOUT
352#define CONFIG_EEPROM_LAYOUT_HELP_STRING "legacy, v1, v2, v3"
353
Mike Rapoport8abe7302010-12-18 17:43:19 -0500354#endif /* __CONFIG_H */