blob: b35bbd4eb881b3956808560096dffd9408cd6f6d [file] [log] [blame]
Jon Loeliger465b9d82006-04-27 10:15:16 -05001/*
Kumar Gala46b208982011-01-04 17:45:13 -06002 * Copyright 2006, 2010-2011 Freescale Semiconductor.
Jon Loeliger465b9d82006-04-27 10:15:16 -05003 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
Jon Loeliger5c8aa972006-04-26 17:58:56 -05007 */
8
9/*
Jon Loeliger465b9d82006-04-27 10:15:16 -050010 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050011 *
12 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050013 * search for CONFIG_SERVERIP, etc. in this file.
Jon Loeliger5c8aa972006-04-26 17:58:56 -050014 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/* High Level Configuration Options */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050020#define CONFIG_MPC8641 1 /* MPC8641 specific */
21#define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
Kumar Gala56d150e2009-03-31 23:02:38 -050022#define CONFIG_MP 1 /* support multiple processors */
Wolfgang Denka1be4762008-05-20 16:00:29 +020023#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruce16334362009-02-03 18:10:54 -060024#define CONFIG_ADDR_MAP 1 /* Use addr map */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050025
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020026/*
27 * default CCSRBAR is at 0xff700000
28 * assume U-Boot is less than 0.5MB
29 */
30#define CONFIG_SYS_TEXT_BASE 0xeff00000
31
Jon Loeliger5c8aa972006-04-26 17:58:56 -050032#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060033#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050034#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050035
Becky Bruce6c2bec32008-10-31 17:14:14 -050036/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060037 * virtual address to be used for temporary mappings. There
38 * should be 128k free at this VA.
39 */
40#define CONFIG_SYS_SCRATCH_VA 0xe0000000
41
Kumar Gala46b208982011-01-04 17:45:13 -060042#define CONFIG_SYS_SRIO
43#define CONFIG_SRIO1 /* SRIO port 1 */
Becky Bruce6c2bec32008-10-31 17:14:14 -050044
Robert P. J. Daya8099812016-05-03 19:52:49 -040045#define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */
46#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */
Ed Swarthout91080f72007-08-02 14:09:49 -050047#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050048#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Becky Bruceb415b562008-01-23 16:31:01 -060049#define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
Jon Loeliger465b9d82006-04-27 10:15:16 -050050
Wolfgang Denka1be4762008-05-20 16:00:29 +020051#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050052#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050053
Peter Tyser86dee4a2010-10-07 22:32:48 -050054#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce03ea1be2008-05-08 19:02:12 -050055#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
Becky Bruce16334362009-02-03 18:10:54 -060056#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050057
Wolfgang Denka1be4762008-05-20 16:00:29 +020058#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050059
Jon Loeliger465b9d82006-04-27 10:15:16 -050060/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050061 * L2CR setup -- make sure this is right for your board!
62 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050064#define L2_INIT 0
65#define L2_ENABLE (L2CR_L2E)
66
67#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050068#ifndef __ASSEMBLY__
69extern unsigned long get_board_sys_clk(unsigned long dummy);
70#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020071#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050072#endif
73
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
75#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -050076
Jon Loeliger5c8aa972006-04-26 17:58:56 -050077/*
Becky Bruce0bd25092008-11-06 17:37:35 -060078 * With the exception of PCI Memory and Rapid IO, most devices will simply
79 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
80 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
81 */
82#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -050083#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
Becky Bruce0bd25092008-11-06 17:37:35 -060084#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -050085#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -060086#endif
87
88/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050089 * Base addresses -- Note these are effective addresses where the
90 * actual resources get mapped (not physical addresses)
91 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
Becky Bruce8c2ebd02008-11-06 17:36:04 -060093#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050095
Becky Bruce0bd25092008-11-06 17:37:35 -060096/* Physical addresses */
97#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Becky Brucec8ef3aa2011-10-03 19:10:51 -050098#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
99#define CONFIG_SYS_CCSRBAR_PHYS \
100 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
101 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -0600102
york93799ca2010-07-02 22:25:52 +0000103#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
104
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500105/*
106 * DDR Setup
107 */
York Sunf0626592013-09-30 09:22:09 -0700108#define CONFIG_SYS_FSL_DDR2
Kumar Galacad506c2008-08-26 15:01:35 -0500109#undef CONFIG_FSL_DDR_INTERACTIVE
110#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
111#define CONFIG_DDR_SPD
112
113#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
114#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
117#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600118#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500119#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500120
Kumar Galacad506c2008-08-26 15:01:35 -0500121#define CONFIG_NUM_DDR_CONTROLLERS 2
122#define CONFIG_DIMM_SLOTS_PER_CTLR 2
123#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500124
Kumar Galacad506c2008-08-26 15:01:35 -0500125/*
126 * I2C addresses of SPD EEPROMs
127 */
128#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
129#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
130#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
131#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500132
Kumar Galacad506c2008-08-26 15:01:35 -0500133/*
134 * These are used when DDR doesn't use SPD.
135 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
137#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
138#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
139#define CONFIG_SYS_DDR_TIMING_3 0x00000000
140#define CONFIG_SYS_DDR_TIMING_0 0x00260802
141#define CONFIG_SYS_DDR_TIMING_1 0x39357322
142#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
143#define CONFIG_SYS_DDR_MODE_1 0x00480432
144#define CONFIG_SYS_DDR_MODE_2 0x00000000
145#define CONFIG_SYS_DDR_INTERVAL 0x06090100
146#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
147#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
148#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
149#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
150#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
151#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500152
Jon Loeliger4eab6232008-01-15 13:42:41 -0600153#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200155#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
157#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500158
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600159#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500160#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
161#define CONFIG_SYS_FLASH_BASE_PHYS \
162 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
163 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -0600164
Becky Bruce1f642fc2009-02-02 16:34:52 -0600165#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500166
Becky Bruce0bd25092008-11-06 17:37:35 -0600167#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
168 | 0x00001001) /* port size 16bit */
169#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500170
Becky Bruce0bd25092008-11-06 17:37:35 -0600171#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
172 | 0x00001001) /* port size 16bit */
173#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500174
Becky Bruce0bd25092008-11-06 17:37:35 -0600175#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
176 | 0x00000801) /* port size 8bit */
177#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500178
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600179/*
180 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
181 * The PIXIS and CF by themselves aren't large enough to take up the 128k
182 * required for the smallest BAT mapping, so there's a 64k hole.
183 */
184#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500185#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500186
Kim Phillips53b34982007-08-21 17:00:17 -0500187#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600188#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500189#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
190#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
191 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600192#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500193#define PIXIS_ID 0x0 /* Board ID at offset 0 */
194#define PIXIS_VER 0x1 /* Board version at offset 1 */
195#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
196#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
197#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
198#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
199#define PIXIS_VCTL 0x10 /* VELA Control Register */
200#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
201#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
202#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galaaba63972009-07-15 13:45:00 -0500203#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
204#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500205#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
206#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
207#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
208#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500210
Becky Bruce74d126f2008-10-31 17:13:49 -0500211/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600212#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600213#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500214
Becky Bruce2e1aef02008-11-05 14:55:32 -0600215#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500217
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#undef CONFIG_SYS_FLASH_CHECKSUM
219#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
220#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200221#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600222#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500223
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200224#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_FLASH_CFI
226#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500227
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
229#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500230#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500232#endif
233
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800235#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500237#endif
238
239#undef CONFIG_CLOCKS_IN_MHZ
240
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_INIT_RAM_LOCK 1
242#ifndef CONFIG_SYS_INIT_RAM_LOCK
243#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500244#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500246#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200247#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500248
Wolfgang Denk0191e472010-10-26 14:34:52 +0200249#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500251
Scott Wood8a9f2e02015-04-15 16:13:48 -0500252#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500254
255/* Serial Port */
256#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_NS16550_SERIAL
258#define CONFIG_SYS_NS16550_REG_SIZE 1
259#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500260
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500262 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
263
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
265#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500266
Jon Loeliger465b9d82006-04-27 10:15:16 -0500267/*
Jon Loeliger20836d42006-05-19 13:22:44 -0500268 * I2C
269 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200270#define CONFIG_SYS_I2C
271#define CONFIG_SYS_I2C_FSL
272#define CONFIG_SYS_FSL_I2C_SPEED 400000
273#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
274#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
275#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500276
Jon Loeliger20836d42006-05-19 13:22:44 -0500277/*
278 * RapidIO MMU
279 */
Kumar Gala46b208982011-01-04 17:45:13 -0600280#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600281#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500282#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
283#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600284#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500285#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
286#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600287#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500288#define CONFIG_SYS_SRIO1_MEM_PHYS \
289 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
290 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
Kumar Gala46b208982011-01-04 17:45:13 -0600291#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500292
293/*
294 * General PCI
295 * Addresses are mapped 1-1.
296 */
Becky Bruced3b51a22009-02-03 18:10:53 -0600297
Kumar Galadbbfb002010-12-17 10:47:36 -0600298#define CONFIG_SYS_PCIE1_NAME "ULI"
Kumar Galae78f6652010-07-09 00:02:34 -0500299#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600300#ifdef CONFIG_PHYS_64BIT
Kumar Galae78f6652010-07-09 00:02:34 -0500301#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500302#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
303#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600304#else
Kumar Galae78f6652010-07-09 00:02:34 -0500305#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500306#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
307#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600308#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500309#define CONFIG_SYS_PCIE1_MEM_PHYS \
310 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
311 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500312#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
313#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
314#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500315#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
316#define CONFIG_SYS_PCIE1_IO_PHYS \
317 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
318 CONFIG_SYS_PHYS_ADDR_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500319#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500320
Becky Bruce6a026a62009-02-03 18:10:56 -0600321#ifdef CONFIG_PHYS_64BIT
322/*
Kumar Galae78f6652010-07-09 00:02:34 -0500323 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
Becky Bruce6a026a62009-02-03 18:10:56 -0600324 * This will increase the amount of PCI address space available for
325 * for mapping RAM.
326 */
Kumar Galae78f6652010-07-09 00:02:34 -0500327#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
Becky Bruce6a026a62009-02-03 18:10:56 -0600328#else
Kumar Galae78f6652010-07-09 00:02:34 -0500329#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
330 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce6a026a62009-02-03 18:10:56 -0600331#endif
Kumar Galae78f6652010-07-09 00:02:34 -0500332#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
333 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500334#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
335 + CONFIG_SYS_PCIE1_MEM_SIZE)
336#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
Kumar Galae78f6652010-07-09 00:02:34 -0500337#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
338 + CONFIG_SYS_PCIE1_MEM_SIZE)
339#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
340#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
341#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
342 + CONFIG_SYS_PCIE1_IO_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500343#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
344 + CONFIG_SYS_PCIE1_IO_SIZE)
Kumar Galae78f6652010-07-09 00:02:34 -0500345#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
346 + CONFIG_SYS_PCIE1_IO_SIZE)
347#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500348
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500349#if defined(CONFIG_PCI)
350
Wolfgang Denka1be4762008-05-20 16:00:29 +0200351#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500352
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500353#undef CONFIG_EEPRO100
354#undef CONFIG_TULIP
355
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200356/************************************************************
357 * USB support
358 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200359#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200360#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_USB_EVENT_POLL 1
362#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
363#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
364#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200365
Jason Jinbb20f352007-07-13 12:14:58 +0800366/*PCIE video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500367#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800368
369/*PCI video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500370/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800371
372/* video */
Jason Jinbb20f352007-07-13 12:14:58 +0800373
374#if defined(CONFIG_VIDEO)
375#define CONFIG_BIOSEMU
Jason Jinbb20f352007-07-13 12:14:58 +0800376#define CONFIG_ATI_RADEON_FB
377#define CONFIG_VIDEO_LOGO
Kumar Galae78f6652010-07-09 00:02:34 -0500378#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800379#endif
380
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500381#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500382
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800383#define CONFIG_DOS_PARTITION
384#define CONFIG_SCSI_AHCI
385
386#ifdef CONFIG_SCSI_AHCI
Rob Herring83f66482013-08-24 10:10:54 -0500387#define CONFIG_LIBATA
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800388#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200389#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
390#define CONFIG_SYS_SCSI_MAX_LUN 1
391#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
392#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800393#endif
394
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500395#endif /* CONFIG_PCI */
396
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500397#if defined(CONFIG_TSEC_ENET)
398
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500399#define CONFIG_MII 1 /* MII PHY management */
400
Wolfgang Denka1be4762008-05-20 16:00:29 +0200401#define CONFIG_TSEC1 1
402#define CONFIG_TSEC1_NAME "eTSEC1"
403#define CONFIG_TSEC2 1
404#define CONFIG_TSEC2_NAME "eTSEC2"
405#define CONFIG_TSEC3 1
406#define CONFIG_TSEC3_NAME "eTSEC3"
407#define CONFIG_TSEC4 1
408#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500409
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500410#define TSEC1_PHY_ADDR 0
411#define TSEC2_PHY_ADDR 1
412#define TSEC3_PHY_ADDR 2
413#define TSEC4_PHY_ADDR 3
414#define TSEC1_PHYIDX 0
415#define TSEC2_PHYIDX 0
416#define TSEC3_PHYIDX 0
417#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500418#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
419#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
420#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
421#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500422
423#define CONFIG_ETHPRIME "eTSEC1"
424
425#endif /* CONFIG_TSEC_ENET */
426
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500427#ifdef CONFIG_PHYS_64BIT
Becky Bruce0bd25092008-11-06 17:37:35 -0600428#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
429#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
430
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500431/* Put physical address into the BAT format */
432#define BAT_PHYS_ADDR(low, high) \
433 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
434/* Convert high/low pairs to actual 64-bit value */
435#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
436#else
437/* 32-bit systems just ignore the "high" bits */
438#define BAT_PHYS_ADDR(low, high) (low)
439#define PAIRED_PHYS_TO_PHYS(low, high) (low)
440#endif
441
Jon Loeliger20836d42006-05-19 13:22:44 -0500442/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600443 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500444 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200445#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi107e9cd2010-03-29 12:51:07 -0500446#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500447
Jon Loeliger20836d42006-05-19 13:22:44 -0500448/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600449 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500450 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500451#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
452 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600453 | BATL_PP_RW | BATL_CACHEINHIBIT | \
454 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600455#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
456 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500457#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
458 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600459 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600460#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500461
462/* if CONFIG_PCI:
Kumar Galae78f6652010-07-09 00:02:34 -0500463 * BAT2 PCIE1 and PCIE1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500464 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600465 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500466 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500467#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000468#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500469#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
470 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600471 | BATL_PP_RW | BATL_CACHEINHIBIT \
472 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500473#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500474 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500475#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
476 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600477 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500478#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
479#else /* CONFIG_RIO */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500480#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
481 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600482 | BATL_PP_RW | BATL_CACHEINHIBIT | \
483 BATL_GUARDEDSTORAGE)
Kumar Gala46b208982011-01-04 17:45:13 -0600484#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
Becky Bruce0bd25092008-11-06 17:37:35 -0600485 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500486#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
487 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600488 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200489#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500490#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500491
Jon Loeliger20836d42006-05-19 13:22:44 -0500492/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600493 * BAT3 CCSR Space
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500494 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500495#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
496 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600497 | BATL_PP_RW | BATL_CACHEINHIBIT \
498 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600499#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
500 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500501#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
502 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600503 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200504#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500505
Becky Bruce0bd25092008-11-06 17:37:35 -0600506#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
507#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
508 | BATL_PP_RW | BATL_CACHEINHIBIT \
509 | BATL_GUARDEDSTORAGE)
510#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
511 | BATU_BL_1M | BATU_VS | BATU_VP)
512#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
513 | BATL_PP_RW | BATL_CACHEINHIBIT)
514#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
515#endif
516
Jon Loeliger20836d42006-05-19 13:22:44 -0500517/*
Kumar Galae78f6652010-07-09 00:02:34 -0500518 * BAT4 PCIE1_IO and PCIE2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500519 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500520#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
521 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600522 | BATL_PP_RW | BATL_CACHEINHIBIT \
523 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500524#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600525 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500526#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
527 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600528 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200529#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500530
Jon Loeliger20836d42006-05-19 13:22:44 -0500531/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600532 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500533 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200534#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
535#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
536#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
537#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500538
Jon Loeliger20836d42006-05-19 13:22:44 -0500539/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600540 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500541 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500542#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
543 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600544 | BATL_PP_RW | BATL_CACHEINHIBIT \
545 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600546#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
547 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500548#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
549 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600550 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200551#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500552
Becky Bruce2a978672008-11-05 14:55:35 -0600553/* Map the last 1M of flash where we're running from reset */
554#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
555 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200556#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600557#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
558 | BATL_MEMCOHERENCE)
559#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
560
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600561/*
562 * BAT7 FREE - used later for tmp mappings
563 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200564#define CONFIG_SYS_DBAT7L 0x00000000
565#define CONFIG_SYS_DBAT7U 0x00000000
566#define CONFIG_SYS_IBAT7L 0x00000000
567#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500568
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500569/*
570 * Environment
571 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200572#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200573 #define CONFIG_ENV_IS_IN_FLASH 1
Scott Wood8a9f2e02015-04-15 16:13:48 -0500574 #define CONFIG_ENV_ADDR \
575 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200576 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500577#else
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200578 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200579 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jon Loeliger465b9d82006-04-27 10:15:16 -0500580#endif
Becky Bruce8ec01a32008-11-05 14:55:31 -0600581#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500582
583#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200584#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500585
Jon Loeliger46b6c792007-06-11 19:03:44 -0500586/*
Jon Loeligered26c742007-07-10 09:10:49 -0500587 * BOOTP options
588 */
589#define CONFIG_BOOTP_BOOTFILESIZE
590#define CONFIG_BOOTP_BOOTPATH
591#define CONFIG_BOOTP_GATEWAY
592#define CONFIG_BOOTP_HOSTNAME
593
Jon Loeligered26c742007-07-10 09:10:49 -0500594/*
Jon Loeliger46b6c792007-06-11 19:03:44 -0500595 * Command line configuration.
596 */
Becky Bruceb0b30942008-01-23 16:31:06 -0600597#define CONFIG_CMD_REGINFO
Jon Loeliger46b6c792007-06-11 19:03:44 -0500598
Jon Loeliger46b6c792007-06-11 19:03:44 -0500599#if defined(CONFIG_PCI)
600 #define CONFIG_CMD_PCI
Simon Glass8706b812016-05-01 11:36:02 -0600601 #define CONFIG_SCSI
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500602#endif
603
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500604#undef CONFIG_WATCHDOG /* watchdog disabled */
605
606/*
607 * Miscellaneous configurable options
608 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200609#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200610#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200611#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500612
Jon Loeliger46b6c792007-06-11 19:03:44 -0500613#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200614 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500615#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200616 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500617#endif
618
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200619#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
620#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
621#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500622
623/*
624 * For booting Linux, the board info and command line data
625 * have to be in the first 8 MB of memory, since this is
626 * the maximum mapped by the Linux kernel during initialization.
627 */
Scott Wood0c431f72016-07-19 17:51:55 -0500628#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
629#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500630
Jon Loeliger46b6c792007-06-11 19:03:44 -0500631#if defined(CONFIG_CMD_KGDB)
632 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500633#endif
634
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500635/*
636 * Environment Configuration
637 */
638
Andy Fleming458c3892007-08-16 16:35:02 -0500639#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500640#define CONFIG_HAS_ETH1 1
641#define CONFIG_HAS_ETH2 1
642#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500643
Jon Loeliger4982cda2006-05-09 08:23:49 -0500644#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500645
646#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000647#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000648#define CONFIG_BOOTFILE "uImage"
Ed Swarthout87c86182007-06-05 12:30:52 -0500649#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500650
Jon Loeliger465b9d82006-04-27 10:15:16 -0500651#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500652#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500653#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500654
Jon Loeliger465b9d82006-04-27 10:15:16 -0500655/* default location for tftp and bootm */
Scott Wood0c431f72016-07-19 17:51:55 -0500656#define CONFIG_LOADADDR 0x10000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500657
Wolfgang Denka1be4762008-05-20 16:00:29 +0200658#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500659
660#define CONFIG_BAUDRATE 115200
661
Wolfgang Denka1be4762008-05-20 16:00:29 +0200662#define CONFIG_EXTRA_ENV_SETTINGS \
663 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200664 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200665 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200666 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
667 " +$filesize; " \
668 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
669 " +$filesize; " \
670 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
671 " $filesize; " \
672 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
673 " +$filesize; " \
674 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
675 " $filesize\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200676 "consoledev=ttyS0\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500677 "ramdiskaddr=0x18000000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200678 "ramdiskfile=your.ramdisk.u-boot\0" \
Scott Wood0c431f72016-07-19 17:51:55 -0500679 "fdtaddr=0x17c00000\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200680 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600681 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
682 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200683 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500684
Wolfgang Denka1be4762008-05-20 16:00:29 +0200685#define CONFIG_NFSBOOTCOMMAND \
686 "setenv bootargs root=/dev/nfs rw " \
687 "nfsroot=$serverip:$rootpath " \
688 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
689 "console=$consoledev,$baudrate $othbootargs;" \
690 "tftp $loadaddr $bootfile;" \
691 "tftp $fdtaddr $fdtfile;" \
692 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500693
Wolfgang Denka1be4762008-05-20 16:00:29 +0200694#define CONFIG_RAMBOOTCOMMAND \
695 "setenv bootargs root=/dev/ram rw " \
696 "console=$consoledev,$baudrate $othbootargs;" \
697 "tftp $ramdiskaddr $ramdiskfile;" \
698 "tftp $loadaddr $bootfile;" \
699 "tftp $fdtaddr $fdtfile;" \
700 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500701
702#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
703
704#endif /* __CONFIG_H */