blob: 9bd891586cd86e6b8596535fea995c5a03fae6db [file] [log] [blame]
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -04001/*
Enric Balletbò i Serra19f9df82012-03-05 11:32:16 +00002 * Common configuration settings for IGEP technology based boards
3 *
4 * (C) Copyright 2012
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -04005 * ISEE 2007 SL, <www.iseebcn.com>
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -04008 */
9
Enric Balletbò i Serra19f9df82012-03-05 11:32:16 +000010#ifndef __IGEP00X0_H
11#define __IGEP00X0_H
12
Enric Balletbò i Serraed116482013-12-06 21:30:24 +010013#ifdef CONFIG_BOOT_NAND
14#define CONFIG_NAND
15#endif
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040016
Enric Balletbò i Serraed116482013-12-06 21:30:24 +010017#define CONFIG_NR_DRAM_BANKS 2
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040018
Enric Balletbò i Serraed116482013-12-06 21:30:24 +010019#include <configs/ti_omap3_common.h>
Enric Balletbo i Serra74fea922013-02-07 00:40:05 +000020#include <asm/mach-types.h>
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040021
Enric Balletbo i Serra8aa10d42016-05-03 08:59:24 +020022/* SRAM starts at 0x40200000 and ends at 0x4020FFFF (64KB) */
23#undef CONFIG_SPL_MAX_SIZE
24#undef CONFIG_SPL_TEXT_BASE
25
26#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - CONFIG_SPL_TEXT_BASE)
27#define CONFIG_SPL_TEXT_BASE 0x40200000
28
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040029/*
30 * Display CPU and Board information
31 */
32#define CONFIG_DISPLAY_CPUINFO 1
33#define CONFIG_DISPLAY_BOARDINFO 1
34
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040035#define CONFIG_MISC_INIT_R
36
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040037#define CONFIG_REVISION_TAG 1
38
Enric Balletbo i Serra3bb41cc2015-02-24 19:27:15 +010039/* Status LED available for IGEP0020 and IGEP0030 but not IGEP0032 */
40#if (CONFIG_MACH_TYPE != MACH_TYPE_IGEP0032)
Enric Balletbo i Serraa66c8872015-01-28 15:01:32 +010041#define CONFIG_STATUS_LED
42#define CONFIG_BOARD_SPECIFIC_LED
43#define CONFIG_GPIO_LED
44#if (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0020)
45#define RED_LED_GPIO 27
Enric Balletbo i Serra3bb41cc2015-02-24 19:27:15 +010046#elif (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0030)
Enric Balletbo i Serraa66c8872015-01-28 15:01:32 +010047#define RED_LED_GPIO 16
Enric Balletbo i Serra3bb41cc2015-02-24 19:27:15 +010048#else
49#error "status LED not defined for this machine."
Enric Balletbo i Serra02043a72013-02-07 00:40:06 +000050#endif
Ladislav Michl06c1cd02016-01-04 23:08:01 +010051#define RED_LED_DEV 0
Enric Balletbo i Serraa66c8872015-01-28 15:01:32 +010052#define STATUS_LED_BIT RED_LED_GPIO
53#define STATUS_LED_STATE STATUS_LED_ON
54#define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
55#define STATUS_LED_BOOT RED_LED_DEV
Enric Balletbo i Serra3bb41cc2015-02-24 19:27:15 +010056#endif
Javier Martinez Canillasd549ace2012-12-27 03:36:01 +000057
Enric Balletbo i Serra12fcb8c2014-01-25 22:52:22 +010058/* GPIO banks */
59#define CONFIG_OMAP3_GPIO_3 /* GPIO64 .. 95 is in GPIO bank 3 */
60#define CONFIG_OMAP3_GPIO_5 /* GPIO128..159 is in GPIO bank 5 */
61#define CONFIG_OMAP3_GPIO_6 /* GPIO160..191 is in GPIO bank 6 */
62
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040063/* USB */
Ladislav Michl06c1cd02016-01-04 23:08:01 +010064#define CONFIG_USB_MUSB_UDC 1
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040065#define CONFIG_USB_OMAP3 1
66#define CONFIG_TWL4030_USB 1
67
68/* USB device configuration */
69#define CONFIG_USB_DEVICE 1
70#define CONFIG_USB_TTY 1
71#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
72
73/* Change these to suit your needs */
74#define CONFIG_USBD_VENDORID 0x0451
75#define CONFIG_USBD_PRODUCTID 0x5678
76#define CONFIG_USBD_MANUFACTURER "Texas Instruments"
77#define CONFIG_USBD_PRODUCT_NAME "IGEP"
78
Javier Martinez Canillas758b7c62012-07-28 01:19:32 +000079#ifdef CONFIG_BOOT_ONENAND
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040080#define CONFIG_CMD_ONENAND /* ONENAND support */
Javier Martinez Canillas758b7c62012-07-28 01:19:32 +000081#endif
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040082
Enric Balletbò i Serraa5d75f72015-09-07 08:28:09 +020083#ifndef CONFIG_SPL_BUILD
84
Enric Balletbò i Serraa5d75f72015-09-07 08:28:09 +020085/* Environment */
86#define ENV_DEVICE_SETTINGS \
87 "stdin=serial\0" \
88 "stdout=serial\0" \
89 "stderr=serial\0"
90
91#define MEM_LAYOUT_SETTINGS \
92 DEFAULT_LINUX_BOOT_ENV \
93 "scriptaddr=0x87E00000\0" \
94 "pxefile_addr_r=0x87F00000\0"
95
96#define BOOT_TARGET_DEVICES(func) \
97 func(MMC, mmc, 0)
98
99#include <config_distro_bootcmd.h>
100
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400101#define CONFIG_EXTRA_ENV_SETTINGS \
Enric Balletbò i Serraa5d75f72015-09-07 08:28:09 +0200102 ENV_DEVICE_SETTINGS \
103 MEM_LAYOUT_SETTINGS \
104 BOOTENV
Enric Balletbo i Serra4adf8012011-04-19 09:16:36 -0400105
Enric Balletbò i Serraa5d75f72015-09-07 08:28:09 +0200106#endif
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400107
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400108/*
109 * FLASH and environment organization
110 */
111
Javier Martinez Canillas758b7c62012-07-28 01:19:32 +0000112#ifdef CONFIG_BOOT_ONENAND
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400113#define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
114
115#define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
116
117#define CONFIG_ENV_IS_IN_ONENAND 1
118#define CONFIG_ENV_SIZE (512 << 10) /* Total Size Environment */
119#define CONFIG_ENV_ADDR ONENAND_ENV_OFFSET
Javier Martinez Canillas758b7c62012-07-28 01:19:32 +0000120#endif
121
Enric Balletbò i Serraed116482013-12-06 21:30:24 +0100122#ifdef CONFIG_NAND
Javier Martinez Canillas758b7c62012-07-28 01:19:32 +0000123#define CONFIG_ENV_OFFSET 0x260000 /* environment starts here */
124#define CONFIG_ENV_IS_IN_NAND 1
125#define CONFIG_ENV_SIZE (512 << 10) /* Total Size Environment */
126#define CONFIG_ENV_ADDR NAND_ENV_OFFSET
Javier Martinez Canillas758b7c62012-07-28 01:19:32 +0000127#endif
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400128
129/*
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400130 * SMSC911x Ethernet
131 */
132#if defined(CONFIG_CMD_NET)
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400133#define CONFIG_SMC911X
134#define CONFIG_SMC911X_32_BIT
Ladislav Michl06c1cd02016-01-04 23:08:01 +0100135#define CONFIG_SMC911X_BASE 0x2C000000
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400136#endif /* (CONFIG_CMD_NET) */
137
Enric Balletbò i Serraed116482013-12-06 21:30:24 +0100138/* OneNAND boot config */
Javier Martinez Canillas361fc832012-07-28 01:19:34 +0000139#ifdef CONFIG_BOOT_ONENAND
140#define CONFIG_SPL_ONENAND_SUPPORT
Javier Martinez Canillas361fc832012-07-28 01:19:34 +0000141#define CONFIG_SYS_ONENAND_U_BOOT_OFFS 0x80000
142#define CONFIG_SYS_ONENAND_PAGE_SIZE 2048
143#define CONFIG_SPL_ONENAND_LOAD_ADDR 0x80000
144#define CONFIG_SPL_ONENAND_LOAD_SIZE \
145 (512 * 1024 - CONFIG_SPL_ONENAND_LOAD_ADDR)
146
147#endif
148
Javier Martinez Canillas361fc832012-07-28 01:19:34 +0000149/* NAND boot config */
Enric Balletbò i Serraed116482013-12-06 21:30:24 +0100150#ifdef CONFIG_NAND
Stefano Babic0cd41182015-07-26 15:18:15 +0200151#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
Javier Martinez Canillas361fc832012-07-28 01:19:34 +0000152#define CONFIG_SYS_NAND_5_ADDR_CYCLE
153#define CONFIG_SYS_NAND_PAGE_COUNT 64
154#define CONFIG_SYS_NAND_PAGE_SIZE 2048
155#define CONFIG_SYS_NAND_OOBSIZE 64
156#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
Ladislav Michl8ed5b0b2015-10-12 18:09:14 +0200157#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
158#define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \
159 10, 11, 12, 13, 14, 15, 16, 17, \
160 18, 19, 20, 21, 22, 23, 24, 25, \
161 26, 27, 28, 29, 30, 31, 32, 33, \
162 34, 35, 36, 37, 38, 39, 40, 41, \
163 42, 43, 44, 45, 46, 47, 48, 49, \
164 50, 51, 52, 53, 54, 55, 56, 57, }
Javier Martinez Canillas361fc832012-07-28 01:19:34 +0000165#define CONFIG_SYS_NAND_ECCSIZE 512
Ladislav Michl8ed5b0b2015-10-12 18:09:14 +0200166#define CONFIG_SYS_NAND_ECCBYTES 14
167#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
168#define CONFIG_NAND_OMAP_GPMC
169#define CONFIG_BCH
170
pekon gupta7909b6d2014-07-18 17:59:42 +0530171#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
172/* NAND: SPL falcon mode configs */
173#ifdef CONFIG_SPL_OS_BOOT
174#define CONFIG_CMD_SPL_NAND_OFS 0x240000
175#define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x280000
176#define CONFIG_CMD_SPL_WRITE_SIZE 0x2000
177#endif
Javier Martinez Canillas361fc832012-07-28 01:19:34 +0000178#endif
179
Enric Balletbò i Serra19f9df82012-03-05 11:32:16 +0000180#endif /* __IGEP00X0_H */