Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 2 | /* |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 3 | * Copyright (C) 2006-2009 Freescale Semiconductor, Inc. |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | /* |
| 7 | * PCI Configuration space access support for MPC83xx PCI Bridge |
| 8 | */ |
| 9 | #include <asm/mmu.h> |
| 10 | #include <asm/io.h> |
| 11 | #include <common.h> |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 12 | #include <mpc83xx.h> |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 13 | #include <pci.h> |
| 14 | #include <i2c.h> |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 15 | #include <asm/fsl_i2c.h> |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 16 | #include "../common/pq-mds-pib.h" |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 17 | |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 18 | static struct pci_region pci1_regions[] = { |
| 19 | { |
| 20 | bus_start: CONFIG_SYS_PCI1_MEM_BASE, |
| 21 | phys_start: CONFIG_SYS_PCI1_MEM_PHYS, |
| 22 | size: CONFIG_SYS_PCI1_MEM_SIZE, |
| 23 | flags: PCI_REGION_MEM | PCI_REGION_PREFETCH |
| 24 | }, |
| 25 | { |
| 26 | bus_start: CONFIG_SYS_PCI1_IO_BASE, |
| 27 | phys_start: CONFIG_SYS_PCI1_IO_PHYS, |
| 28 | size: CONFIG_SYS_PCI1_IO_SIZE, |
| 29 | flags: PCI_REGION_IO |
| 30 | }, |
| 31 | { |
| 32 | bus_start: CONFIG_SYS_PCI1_MMIO_BASE, |
| 33 | phys_start: CONFIG_SYS_PCI1_MMIO_PHYS, |
| 34 | size: CONFIG_SYS_PCI1_MMIO_SIZE, |
| 35 | flags: PCI_REGION_MEM |
| 36 | }, |
| 37 | }; |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 38 | |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 39 | #ifdef CONFIG_MPC83XX_PCI2 |
| 40 | static struct pci_region pci2_regions[] = { |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 41 | { |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 42 | bus_start: CONFIG_SYS_PCI2_MEM_BASE, |
| 43 | phys_start: CONFIG_SYS_PCI2_MEM_PHYS, |
| 44 | size: CONFIG_SYS_PCI2_MEM_SIZE, |
| 45 | flags: PCI_REGION_MEM | PCI_REGION_PREFETCH |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 46 | }, |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 47 | { |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 48 | bus_start: CONFIG_SYS_PCI2_IO_BASE, |
| 49 | phys_start: CONFIG_SYS_PCI2_IO_PHYS, |
| 50 | size: CONFIG_SYS_PCI2_IO_SIZE, |
| 51 | flags: PCI_REGION_IO |
| 52 | }, |
| 53 | { |
| 54 | bus_start: CONFIG_SYS_PCI2_MMIO_BASE, |
| 55 | phys_start: CONFIG_SYS_PCI2_MMIO_PHYS, |
| 56 | size: CONFIG_SYS_PCI2_MMIO_SIZE, |
| 57 | flags: PCI_REGION_MEM |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 58 | }, |
| 59 | }; |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 60 | #endif |
| 61 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 62 | void pci_init_board(void) |
| 63 | #ifdef CONFIG_PCISLAVE |
| 64 | { |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 65 | volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR; |
| 66 | volatile law83xx_t *pci_law = immr->sysconf.pcilaw; |
| 67 | volatile pcictrl83xx_t *pci_ctrl = &immr->pci_ctrl[0]; |
| 68 | struct pci_region *reg[] = { pci1_regions }; |
| 69 | |
| 70 | /* Configure PCI Local Access Windows */ |
| 71 | pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR; |
| 72 | pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_1G; |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 73 | |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 74 | pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR; |
| 75 | pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_4M; |
| 76 | |
Peter Tyser | e228332 | 2010-09-14 19:13:50 -0500 | [diff] [blame] | 77 | mpc83xx_pci_init(1, reg); |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 78 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 79 | /* |
| 80 | * Configure PCI Inbound Translation Windows |
| 81 | */ |
| 82 | pci_ctrl[0].pitar0 = 0x0; |
| 83 | pci_ctrl[0].pibar0 = 0x0; |
| 84 | pci_ctrl[0].piwar0 = PIWAR_EN | PIWAR_RTT_SNOOP | |
| 85 | PIWAR_WTT_SNOOP | PIWAR_IWS_4K; |
| 86 | |
| 87 | pci_ctrl[0].pitar1 = 0x0; |
| 88 | pci_ctrl[0].pibar1 = 0x0; |
| 89 | pci_ctrl[0].piebar1 = 0x0; |
| 90 | pci_ctrl[0].piwar1 &= ~PIWAR_EN; |
| 91 | |
| 92 | pci_ctrl[0].pitar2 = 0x0; |
| 93 | pci_ctrl[0].pibar2 = 0x0; |
| 94 | pci_ctrl[0].piebar2 = 0x0; |
| 95 | pci_ctrl[0].piwar2 &= ~PIWAR_EN; |
| 96 | |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 97 | /* Unlock the configuration bit */ |
| 98 | mpc83xx_pcislave_unlock(0); |
| 99 | printf("PCI: Agent mode enabled\n"); |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 100 | } |
| 101 | #else |
| 102 | { |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 103 | volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR; |
| 104 | volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk; |
| 105 | volatile law83xx_t *pci_law = immr->sysconf.pcilaw; |
| 106 | #ifndef CONFIG_MPC83XX_PCI2 |
| 107 | struct pci_region *reg[] = { pci1_regions }; |
| 108 | #else |
| 109 | struct pci_region *reg[] = { pci1_regions, pci2_regions }; |
| 110 | #endif |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 111 | |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 112 | /* initialize the PCA9555PW IO expander on the PIB board */ |
| 113 | pib_init(); |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 114 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 115 | #if defined(CONFIG_PCI_66M) |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 116 | clk->occr = OCCR_PCICOE0 | OCCR_PCICOE1 | OCCR_PCICOE2; |
| 117 | printf("PCI clock is 66MHz\n"); |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 118 | #elif defined(CONFIG_PCI_33M) |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 119 | clk->occr = OCCR_PCICOE0 | OCCR_PCICOE1 | OCCR_PCICOE2 | |
| 120 | OCCR_PCICD0 | OCCR_PCICD1 | OCCR_PCICD2 | OCCR_PCICR; |
| 121 | printf("PCI clock is 33MHz\n"); |
| 122 | #else |
| 123 | clk->occr = OCCR_PCICOE0 | OCCR_PCICOE1 | OCCR_PCICOE2; |
| 124 | printf("PCI clock is 66MHz\n"); |
| 125 | #endif |
| 126 | udelay(2000); |
| 127 | |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 128 | /* Configure PCI Local Access Windows */ |
| 129 | pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR; |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 130 | pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_512M; |
| 131 | |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 132 | pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR; |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 133 | pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_1M; |
| 134 | |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 135 | udelay(2000); |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 136 | |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 137 | #ifndef CONFIG_MPC83XX_PCI2 |
Peter Tyser | e228332 | 2010-09-14 19:13:50 -0500 | [diff] [blame] | 138 | mpc83xx_pci_init(1, reg); |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 139 | #else |
Peter Tyser | e228332 | 2010-09-14 19:13:50 -0500 | [diff] [blame] | 140 | mpc83xx_pci_init(2, reg); |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 141 | #endif |
Dave Liu | e740c46 | 2006-12-07 21:13:15 +0800 | [diff] [blame] | 142 | } |
| 143 | #endif /* CONFIG_PCISLAVE */ |