blob: c7e9c1dacf43dccfb9a676823daebbff9ce26de4 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
York Sune12abcb2015-03-20 19:28:24 -07002/*
3 * Copyright 2015 Freescale Semiconductor
Alison Wang160a4352018-06-18 20:25:05 +08004 * Copyright 2017 NXP
York Sune12abcb2015-03-20 19:28:24 -07005 */
6#include <common.h>
Simon Glass5e6201b2019-08-01 09:46:51 -06007#include <env.h>
Simon Glass97589732020-05-10 11:40:02 -06008#include <init.h>
York Sune12abcb2015-03-20 19:28:24 -07009#include <malloc.h>
10#include <errno.h>
11#include <netdev.h>
12#include <fsl_ifc.h>
13#include <fsl_ddr.h>
14#include <asm/io.h>
Yangbo Lucf005552015-05-28 14:53:55 +053015#include <hwconfig.h>
York Sune12abcb2015-03-20 19:28:24 -070016#include <fdt_support.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090017#include <linux/libfdt.h>
York Sune12abcb2015-03-20 19:28:24 -070018#include <fsl-mc/fsl_mc.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060019#include <env_internal.h>
Alexander Graf34f8e972016-11-17 01:02:59 +010020#include <efi_loader.h>
York Sune12abcb2015-03-20 19:28:24 -070021#include <i2c.h>
York Sun729f2d12017-03-06 09:02:34 -080022#include <asm/arch/mmu.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080023#include <asm/arch/soc.h>
Santan Kumarc61c6992017-03-07 11:21:03 +053024#include <asm/arch/ppa.h>
Saksham Jainc0c38d22016-03-23 16:24:35 +053025#include <fsl_sec.h>
Laurentiu Tudor4adff392019-10-18 09:01:54 +000026#include <asm/arch-fsl-layerscape/fsl_icid.h>
York Sune12abcb2015-03-20 19:28:24 -070027
Priyanka Jain6720d0a2017-04-28 10:41:34 +053028#ifdef CONFIG_FSL_QIXIS
York Sune12abcb2015-03-20 19:28:24 -070029#include "../common/qixis.h"
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053030#include "ls2080ardb_qixis.h"
Priyanka Jain6720d0a2017-04-28 10:41:34 +053031#endif
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053032#include "../common/vid.h"
York Sune12abcb2015-03-20 19:28:24 -070033
Yangbo Lucf005552015-05-28 14:53:55 +053034#define PIN_MUX_SEL_SDHC 0x00
Haikun.Wang@freescale.comb8a258c2015-06-26 19:58:24 +080035#define PIN_MUX_SEL_DSPI 0x0a
Yangbo Lucf005552015-05-28 14:53:55 +053036
37#define SET_SDHC_MUX_SEL(reg, value) ((reg & 0xf0) | value)
York Sune12abcb2015-03-20 19:28:24 -070038DECLARE_GLOBAL_DATA_PTR;
39
Yangbo Lucf005552015-05-28 14:53:55 +053040enum {
41 MUX_TYPE_SDHC,
Haikun.Wang@freescale.comb8a258c2015-06-26 19:58:24 +080042 MUX_TYPE_DSPI,
Yangbo Lucf005552015-05-28 14:53:55 +053043};
44
York Sune12abcb2015-03-20 19:28:24 -070045unsigned long long get_qixis_addr(void)
46{
47 unsigned long long addr;
48
49 if (gd->flags & GD_FLG_RELOC)
50 addr = QIXIS_BASE_PHYS;
51 else
52 addr = QIXIS_BASE_PHYS_EARLY;
53
54 /*
55 * IFC address under 256MB is mapped to 0x30000000, any address above
56 * is mapped to 0x5_10000000 up to 4GB.
57 */
58 addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
59
60 return addr;
61}
62
63int checkboard(void)
64{
Priyanka Jain6720d0a2017-04-28 10:41:34 +053065#ifdef CONFIG_FSL_QIXIS
York Sune12abcb2015-03-20 19:28:24 -070066 u8 sw;
Priyanka Jain6720d0a2017-04-28 10:41:34 +053067#endif
Prabhakar Kushwaha67f2e9c2015-05-28 14:54:07 +053068 char buf[15];
69
70 cpu_name(buf);
71 printf("Board: %s-RDB, ", buf);
York Sune12abcb2015-03-20 19:28:24 -070072
Priyanka Jain75cd67f2017-04-27 15:08:07 +053073#ifdef CONFIG_TARGET_LS2081ARDB
Priyanka Jain6720d0a2017-04-28 10:41:34 +053074#ifdef CONFIG_FSL_QIXIS
York Sune12abcb2015-03-20 19:28:24 -070075 sw = QIXIS_READ(arch);
Priyanka Jain75cd67f2017-04-27 15:08:07 +053076 printf("Board version: %c, ", (sw & 0xf) + 'A');
77
78 sw = QIXIS_READ(brdcfg[0]);
Priyanka Jain75985792018-01-08 12:20:42 +053079 sw = (sw >> QIXIS_QMAP_SHIFT) & QIXIS_QMAP_MASK;
Priyanka Jain75cd67f2017-04-27 15:08:07 +053080 switch (sw) {
81 case 0:
82 puts("boot from QSPI DEV#0\n");
83 puts("QSPI_CSA_1 mapped to QSPI DEV#1\n");
84 break;
85 case 1:
86 puts("boot from QSPI DEV#1\n");
87 puts("QSPI_CSA_1 mapped to QSPI DEV#0\n");
88 break;
89 case 2:
90 puts("boot from QSPI EMU\n");
91 puts("QSPI_CSA_1 mapped to QSPI DEV#0\n");
92 break;
93 case 3:
94 puts("boot from QSPI EMU\n");
95 puts("QSPI_CSA_1 mapped to QSPI DEV#1\n");
96 break;
97 case 4:
98 puts("boot from QSPI DEV#0\n");
99 puts("QSPI_CSA_1 mapped to QSPI EMU\n");
100 break;
101 default:
102 printf("invalid setting of SW%u\n", sw);
103 break;
104 }
Priyanka Jain6e9d2952018-01-08 12:59:31 +0530105 printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530106#endif
107 puts("SERDES1 Reference : ");
108 printf("Clock1 = 100MHz ");
109 printf("Clock2 = 161.13MHz");
110#else
111#ifdef CONFIG_FSL_QIXIS
112 sw = QIXIS_READ(arch);
113 printf("Board Arch: V%d, ", sw >> 4);
Prabhakar Kushwaha8368a592015-05-28 14:54:04 +0530114 printf("Board version: %c, boot from ", (sw & 0xf) + 'A');
York Sune12abcb2015-03-20 19:28:24 -0700115
116 sw = QIXIS_READ(brdcfg[0]);
117 sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
118
119 if (sw < 0x8)
120 printf("vBank: %d\n", sw);
121 else if (sw == 0x9)
122 puts("NAND\n");
123 else
124 printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
125
126 printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
Priyanka Jain6720d0a2017-04-28 10:41:34 +0530127#endif
York Sune12abcb2015-03-20 19:28:24 -0700128 puts("SERDES1 Reference : ");
129 printf("Clock1 = 156.25MHz ");
130 printf("Clock2 = 156.25MHz");
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530131#endif
York Sune12abcb2015-03-20 19:28:24 -0700132
133 puts("\nSERDES2 Reference : ");
134 printf("Clock1 = 100MHz ");
135 printf("Clock2 = 100MHz\n");
136
137 return 0;
138}
139
140unsigned long get_board_sys_clk(void)
141{
Priyanka Jain6720d0a2017-04-28 10:41:34 +0530142#ifdef CONFIG_FSL_QIXIS
York Sune12abcb2015-03-20 19:28:24 -0700143 u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
144
145 switch (sysclk_conf & 0x0F) {
146 case QIXIS_SYSCLK_83:
147 return 83333333;
148 case QIXIS_SYSCLK_100:
149 return 100000000;
150 case QIXIS_SYSCLK_125:
151 return 125000000;
152 case QIXIS_SYSCLK_133:
153 return 133333333;
154 case QIXIS_SYSCLK_150:
155 return 150000000;
156 case QIXIS_SYSCLK_160:
157 return 160000000;
158 case QIXIS_SYSCLK_166:
159 return 166666666;
160 }
Priyanka Jain6720d0a2017-04-28 10:41:34 +0530161#endif
162 return 100000000;
York Sune12abcb2015-03-20 19:28:24 -0700163}
164
165int select_i2c_ch_pca9547(u8 ch)
166{
167 int ret;
168
Chuanhua Hane9f2f9a2019-07-22 16:36:42 +0800169#ifndef CONFIG_DM_I2C
York Sune12abcb2015-03-20 19:28:24 -0700170 ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
Chuanhua Hane9f2f9a2019-07-22 16:36:42 +0800171#else
172 struct udevice *dev;
173
174 ret = i2c_get_chip_for_busnum(0, I2C_MUX_PCA_ADDR_PRI, 1, &dev);
175 if (!ret)
176 ret = dm_i2c_write(dev, 0, &ch, 1);
177#endif
178
York Sune12abcb2015-03-20 19:28:24 -0700179 if (ret) {
180 puts("PCA: failed to select proper channel\n");
181 return ret;
182 }
183
184 return 0;
185}
186
Rai Harninder6aa1f3b2016-03-23 17:04:38 +0530187int i2c_multiplexer_select_vid_channel(u8 channel)
188{
189 return select_i2c_ch_pca9547(channel);
190}
191
Yangbo Lucf005552015-05-28 14:53:55 +0530192int config_board_mux(int ctrl_type)
193{
Priyanka Jain6720d0a2017-04-28 10:41:34 +0530194#ifdef CONFIG_FSL_QIXIS
Yangbo Lucf005552015-05-28 14:53:55 +0530195 u8 reg5;
196
197 reg5 = QIXIS_READ(brdcfg[5]);
198
199 switch (ctrl_type) {
200 case MUX_TYPE_SDHC:
201 reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC);
202 break;
Haikun.Wang@freescale.comb8a258c2015-06-26 19:58:24 +0800203 case MUX_TYPE_DSPI:
204 reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI);
205 break;
Yangbo Lucf005552015-05-28 14:53:55 +0530206 default:
207 printf("Wrong mux interface type\n");
208 return -1;
209 }
210
211 QIXIS_WRITE(brdcfg[5], reg5);
Priyanka Jain6720d0a2017-04-28 10:41:34 +0530212#endif
Haikun.Wang@freescale.comb8a258c2015-06-26 19:58:24 +0800213 return 0;
214}
215
216int board_init(void)
217{
York Sun8cbc1952016-05-26 13:59:03 -0700218#ifdef CONFIG_FSL_MC_ENET
Shaohui Xie8c7ce822016-01-28 15:38:15 +0800219 u32 __iomem *irq_ccsr = (u32 __iomem *)ISC_BASE;
York Sun8cbc1952016-05-26 13:59:03 -0700220#endif
Haikun.Wang@freescale.comb8a258c2015-06-26 19:58:24 +0800221
222 init_final_memctl_regs();
223
Haikun.Wang@freescale.comb8a258c2015-06-26 19:58:24 +0800224#ifdef CONFIG_ENV_IS_NOWHERE
225 gd->env_addr = (ulong)&default_environment[0];
226#endif
227 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
228
Priyanka Jain6720d0a2017-04-28 10:41:34 +0530229#ifdef CONFIG_FSL_QIXIS
Haikun.Wang@freescale.comb8a258c2015-06-26 19:58:24 +0800230 QIXIS_WRITE(rst_ctl, QIXIS_RST_CTL_RESET_EN);
Priyanka Jain6720d0a2017-04-28 10:41:34 +0530231#endif
Udit Agarwalc83ea8a2017-08-16 07:13:29 -0400232
233#ifdef CONFIG_FSL_CAAM
234 sec_init();
235#endif
Santan Kumarc61c6992017-03-07 11:21:03 +0530236#ifdef CONFIG_FSL_LS_PPA
237 ppa_init();
238#endif
239
York Sun8cbc1952016-05-26 13:59:03 -0700240#ifdef CONFIG_FSL_MC_ENET
Shaohui Xie8c7ce822016-01-28 15:38:15 +0800241 /* invert AQR405 IRQ pins polarity */
242 out_le32(irq_ccsr + IRQCR_OFFSET / 4, AQR405_IRQ_MASK);
York Sun8cbc1952016-05-26 13:59:03 -0700243#endif
Udit Agarwal62ed9a82017-02-03 22:53:38 +0530244#ifdef CONFIG_FSL_CAAM
245 sec_init();
246#endif
Shaohui Xie8c7ce822016-01-28 15:38:15 +0800247
Ioana Ciorneicfa114a2020-03-18 16:47:40 +0200248#if !defined(CONFIG_SYS_EARLY_PCI_INIT) && defined(CONFIG_DM_ETH)
249 pci_init();
250#endif
251
Haikun.Wang@freescale.comb8a258c2015-06-26 19:58:24 +0800252 return 0;
253}
254
255int board_early_init_f(void)
256{
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530257#ifdef CONFIG_SYS_I2C_EARLY_INIT
258 i2c_early_init_f();
259#endif
Haikun.Wang@freescale.comb8a258c2015-06-26 19:58:24 +0800260 fsl_lsch3_early_init_f();
Yangbo Lucf005552015-05-28 14:53:55 +0530261 return 0;
262}
263
264int misc_init_r(void)
265{
Santan Kumar0ce3f402017-06-15 17:07:01 +0530266 char *env_hwconfig;
267 u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
268 u32 val;
Priyanka Jain0915dda2017-09-15 10:19:48 +0530269 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
270 u32 svr = gur_in32(&gur->svr);
Santan Kumar0ce3f402017-06-15 17:07:01 +0530271
272 val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4);
273
Simon Glass64b723f2017-08-03 12:22:12 -0600274 env_hwconfig = env_get("hwconfig");
Santan Kumar0ce3f402017-06-15 17:07:01 +0530275
276 if (hwconfig_f("dspi", env_hwconfig) &&
277 DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8)))
278 config_board_mux(MUX_TYPE_DSPI);
279 else
280 config_board_mux(MUX_TYPE_SDHC);
281
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530282 /*
Santan Kumar20e7f5a2017-06-09 11:48:05 +0530283 * LS2081ARDB RevF board has smart voltage translator
Priyanka Jaind1587182017-04-25 10:12:31 +0530284 * which needs to be programmed to enable high speed SD interface
285 * by setting GPIO4_10 output to zero
286 */
Santan Kumar20e7f5a2017-06-09 11:48:05 +0530287#ifdef CONFIG_TARGET_LS2081ARDB
Priyanka Jaind1587182017-04-25 10:12:31 +0530288 out_le32(GPIO4_GPDIR_ADDR, (1 << 21 |
289 in_le32(GPIO4_GPDIR_ADDR)));
290 out_le32(GPIO4_GPDAT_ADDR, (~(1 << 21) &
291 in_le32(GPIO4_GPDAT_ADDR)));
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530292#endif
Yangbo Lucf005552015-05-28 14:53:55 +0530293 if (hwconfig("sdhc"))
294 config_board_mux(MUX_TYPE_SDHC);
295
Rai Harninder6aa1f3b2016-03-23 17:04:38 +0530296 if (adjust_vdd(0))
297 printf("Warning: Adjusting core voltage failed.\n");
Priyanka Jain0915dda2017-09-15 10:19:48 +0530298 /*
299 * Default value of board env is based on filename which is
300 * ls2080ardb. Modify board env for other supported SoCs
301 */
302 if ((SVR_SOC_VER(svr) == SVR_LS2088A) ||
303 (SVR_SOC_VER(svr) == SVR_LS2048A))
304 env_set("board", "ls2088ardb");
305 else if ((SVR_SOC_VER(svr) == SVR_LS2081A) ||
306 (SVR_SOC_VER(svr) == SVR_LS2041A))
307 env_set("board", "ls2081ardb");
Rai Harninder6aa1f3b2016-03-23 17:04:38 +0530308
Yangbo Lucf005552015-05-28 14:53:55 +0530309 return 0;
310}
311
York Sune12abcb2015-03-20 19:28:24 -0700312void detail_board_ddr_info(void)
313{
314 puts("\nDDR ");
315 print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
316 print_ddr_info(0);
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +0530317#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Suncbe8e1c2016-04-04 11:41:26 -0700318 if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
York Sune12abcb2015-03-20 19:28:24 -0700319 puts("\nDP-DDR ");
320 print_size(gd->bd->bi_dram[2].size, "");
321 print_ddr_info(CONFIG_DP_DDR_CTRL);
322 }
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +0530323#endif
York Sune12abcb2015-03-20 19:28:24 -0700324}
325
York Sune12abcb2015-03-20 19:28:24 -0700326#ifdef CONFIG_FSL_MC_ENET
327void fdt_fixup_board_enet(void *fdt)
328{
329 int offset;
330
Stuart Yodera3466152016-03-02 16:37:13 -0600331 offset = fdt_path_offset(fdt, "/soc/fsl-mc");
York Sune12abcb2015-03-20 19:28:24 -0700332
333 if (offset < 0)
Stuart Yodera3466152016-03-02 16:37:13 -0600334 offset = fdt_path_offset(fdt, "/fsl-mc");
York Sune12abcb2015-03-20 19:28:24 -0700335
336 if (offset < 0) {
337 printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
338 __func__, offset);
339 return;
340 }
341
Mian Yousaf Kaukab97124652018-12-18 14:01:17 +0100342 if (get_mc_boot_status() == 0 &&
343 (is_lazy_dpl_addr_valid() || get_dpl_apply_status() == 0))
York Sune12abcb2015-03-20 19:28:24 -0700344 fdt_status_okay(fdt, offset);
345 else
346 fdt_status_fail(fdt, offset);
347}
Alexander Graf2ebeb442016-11-17 01:02:57 +0100348
349void board_quiesce_devices(void)
350{
351 fsl_mc_ldpaa_exit(gd->bd);
352}
York Sune12abcb2015-03-20 19:28:24 -0700353#endif
354
355#ifdef CONFIG_OF_BOARD_SETUP
Santan Kumar39ea8bf2017-07-05 18:05:08 +0530356void fsl_fdt_fixup_flash(void *fdt)
357{
358 int offset;
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000359#ifdef CONFIG_TFABOOT
360 u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
361 u32 val;
362#endif
Santan Kumar39ea8bf2017-07-05 18:05:08 +0530363
364/*
365 * IFC and QSPI are muxed on board.
366 * So disable IFC node in dts if QSPI is enabled or
367 * disable QSPI node in dts in case QSPI is not enabled.
368 */
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000369#ifdef CONFIG_TFABOOT
370 enum boot_src src = get_boot_src();
371 bool disable_ifc = false;
372
373 switch (src) {
374 case BOOT_SOURCE_IFC_NOR:
375 disable_ifc = false;
376 break;
377 case BOOT_SOURCE_QSPI_NOR:
378 disable_ifc = true;
379 break;
380 default:
381 val = in_le32(dcfg_ccsr + DCFG_RCWSR15 / 4);
382 if (DCFG_RCWSR15_IFCGRPABASE_QSPI == (val & (u32)0x3))
383 disable_ifc = true;
384 break;
385 }
386
387 if (disable_ifc) {
388 offset = fdt_path_offset(fdt, "/soc/ifc");
389
390 if (offset < 0)
391 offset = fdt_path_offset(fdt, "/ifc");
392 } else {
393 offset = fdt_path_offset(fdt, "/soc/quadspi");
394
395 if (offset < 0)
396 offset = fdt_path_offset(fdt, "/quadspi");
397 }
398
399#else
Santan Kumar39ea8bf2017-07-05 18:05:08 +0530400#ifdef CONFIG_FSL_QSPI
401 offset = fdt_path_offset(fdt, "/soc/ifc");
402
403 if (offset < 0)
404 offset = fdt_path_offset(fdt, "/ifc");
405#else
406 offset = fdt_path_offset(fdt, "/soc/quadspi");
407
408 if (offset < 0)
409 offset = fdt_path_offset(fdt, "/quadspi");
410#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000411#endif
412
Santan Kumar39ea8bf2017-07-05 18:05:08 +0530413 if (offset < 0)
414 return;
415
416 fdt_status_disabled(fdt, offset);
417}
418
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900419int ft_board_setup(void *blob, struct bd_info *bd)
York Sune12abcb2015-03-20 19:28:24 -0700420{
Meenakshi Aggarwald67ae482019-05-23 15:13:43 +0530421 int i;
422 u16 mc_memory_bank = 0;
423
424 u64 *base;
425 u64 *size;
426 u64 mc_memory_base = 0;
427 u64 mc_memory_size = 0;
428 u16 total_memory_banks;
York Sune12abcb2015-03-20 19:28:24 -0700429
430 ft_cpu_setup(blob, bd);
431
Meenakshi Aggarwald67ae482019-05-23 15:13:43 +0530432 fdt_fixup_mc_ddr(&mc_memory_base, &mc_memory_size);
433
434 if (mc_memory_base != 0)
435 mc_memory_bank++;
436
437 total_memory_banks = CONFIG_NR_DRAM_BANKS + mc_memory_bank;
438
439 base = calloc(total_memory_banks, sizeof(u64));
440 size = calloc(total_memory_banks, sizeof(u64));
441
Bhupesh Sharma0b10a1a2015-05-28 14:54:10 +0530442 /* fixup DT for the two GPP DDR banks */
443 base[0] = gd->bd->bi_dram[0].start;
444 size[0] = gd->bd->bi_dram[0].size;
445 base[1] = gd->bd->bi_dram[1].start;
446 size[1] = gd->bd->bi_dram[1].size;
447
York Sun4de24ef2017-03-06 09:02:28 -0800448#ifdef CONFIG_RESV_RAM
449 /* reduce size if reserved memory is within this bank */
450 if (gd->arch.resv_ram >= base[0] &&
451 gd->arch.resv_ram < base[0] + size[0])
452 size[0] = gd->arch.resv_ram - base[0];
453 else if (gd->arch.resv_ram >= base[1] &&
454 gd->arch.resv_ram < base[1] + size[1])
455 size[1] = gd->arch.resv_ram - base[1];
456#endif
457
Meenakshi Aggarwald67ae482019-05-23 15:13:43 +0530458 if (mc_memory_base != 0) {
459 for (i = 0; i <= total_memory_banks; i++) {
460 if (base[i] == 0 && size[i] == 0) {
461 base[i] = mc_memory_base;
462 size[i] = mc_memory_size;
463 break;
464 }
465 }
466 }
467
468 fdt_fixup_memory_banks(blob, base, size, total_memory_banks);
York Sune12abcb2015-03-20 19:28:24 -0700469
Nipun Guptad6912642018-08-20 16:01:14 +0530470 fdt_fsl_mc_fixup_iommu_map_entry(blob);
471
Sriram Dash9fd465c2016-09-16 17:12:15 +0530472 fsl_fdt_fixup_dr_usb(blob, bd);
Sriram Dash01820952016-06-13 09:58:36 +0530473
Santan Kumar39ea8bf2017-07-05 18:05:08 +0530474 fsl_fdt_fixup_flash(blob);
475
York Sune12abcb2015-03-20 19:28:24 -0700476#ifdef CONFIG_FSL_MC_ENET
477 fdt_fixup_board_enet(blob);
York Sune12abcb2015-03-20 19:28:24 -0700478#endif
479
Laurentiu Tudor4adff392019-10-18 09:01:54 +0000480 fdt_fixup_icid(blob);
481
York Sune12abcb2015-03-20 19:28:24 -0700482 return 0;
483}
484#endif
485
486void qixis_dump_switch(void)
487{
Priyanka Jain6720d0a2017-04-28 10:41:34 +0530488#ifdef CONFIG_FSL_QIXIS
York Sune12abcb2015-03-20 19:28:24 -0700489 int i, nr_of_cfgsw;
490
491 QIXIS_WRITE(cms[0], 0x00);
492 nr_of_cfgsw = QIXIS_READ(cms[1]);
493
494 puts("DIP switch settings dump:\n");
495 for (i = 1; i <= nr_of_cfgsw; i++) {
496 QIXIS_WRITE(cms[0], i);
497 printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
498 }
Priyanka Jain6720d0a2017-04-28 10:41:34 +0530499#endif
York Sune12abcb2015-03-20 19:28:24 -0700500}
York Sunac192a92015-05-28 14:54:09 +0530501
502/*
503 * Board rev C and earlier has duplicated I2C addresses for 2nd controller.
504 * Both slots has 0x54, resulting 2nd slot unusable.
505 */
506void update_spd_address(unsigned int ctrl_num,
507 unsigned int slot,
508 unsigned int *addr)
509{
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530510#ifndef CONFIG_TARGET_LS2081ARDB
Priyanka Jain6720d0a2017-04-28 10:41:34 +0530511#ifdef CONFIG_FSL_QIXIS
York Sunac192a92015-05-28 14:54:09 +0530512 u8 sw;
513
514 sw = QIXIS_READ(arch);
515 if ((sw & 0xf) < 0x3) {
516 if (ctrl_num == 1 && slot == 0)
517 *addr = SPD_EEPROM_ADDRESS4;
518 else if (ctrl_num == 1 && slot == 1)
519 *addr = SPD_EEPROM_ADDRESS3;
520 }
Priyanka Jain6720d0a2017-04-28 10:41:34 +0530521#endif
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530522#endif
York Sunac192a92015-05-28 14:54:09 +0530523}