blob: f3f0cb676dc96021005a608a9ff8d52c3bc2256a [file] [log] [blame]
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +02001/*
2 * drivers/mtd/nandids.c
3 *
4 * Copyright (C) 2002 Thomas Gleixner (tglx@linutronix.de)
William Juul52c07962007-10-31 13:53:06 +01005 *
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +02006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 */
Bartlomiej Sieka6eed2ab2006-02-24 09:37:22 +010011
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +020012#include <common.h>
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +020013#include <linux/mtd/nand.h>
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +020014/*
15* Chip ID list
Wolfgang Denk7b9bc3a2005-09-14 23:53:32 +020016*
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +020017* Name. ID code, pagesize, chipsize in MegaByte, eraseblock size,
18* options
Wolfgang Denk7b9bc3a2005-09-14 23:53:32 +020019*
Wolfgang Denka1be4762008-05-20 16:00:29 +020020* Pagesize; 0, 256, 512
21* 0 get this information from the extended chip ID
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +020022+ 256 256 Byte page size
Wolfgang Denk7b9bc3a2005-09-14 23:53:32 +020023* 512 512 Byte page size
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +020024*/
Mike Frysinger6c285f62010-10-20 01:15:21 +000025const struct nand_flash_dev nand_flash_ids[] = {
William Juul52c07962007-10-31 13:53:06 +010026
27#ifdef CONFIG_MTD_NAND_MUSEUM_IDS
Wolfgang Denka1be4762008-05-20 16:00:29 +020028 {"NAND 1MiB 5V 8-bit", 0x6e, 256, 1, 0x1000, 0},
29 {"NAND 2MiB 5V 8-bit", 0x64, 256, 2, 0x1000, 0},
30 {"NAND 4MiB 5V 8-bit", 0x6b, 512, 4, 0x2000, 0},
31 {"NAND 1MiB 3,3V 8-bit", 0xe8, 256, 1, 0x1000, 0},
32 {"NAND 1MiB 3,3V 8-bit", 0xec, 256, 1, 0x1000, 0},
33 {"NAND 2MiB 3,3V 8-bit", 0xea, 256, 2, 0x1000, 0},
William Juul52c07962007-10-31 13:53:06 +010034 {"NAND 4MiB 3,3V 8-bit", 0xd5, 512, 4, 0x2000, 0},
Wolfgang Denka1be4762008-05-20 16:00:29 +020035 {"NAND 4MiB 3,3V 8-bit", 0xe3, 512, 4, 0x2000, 0},
36 {"NAND 4MiB 3,3V 8-bit", 0xe5, 512, 4, 0x2000, 0},
37 {"NAND 8MiB 3,3V 8-bit", 0xd6, 512, 8, 0x2000, 0},
Wolfgang Denk7b9bc3a2005-09-14 23:53:32 +020038
Wolfgang Denka1be4762008-05-20 16:00:29 +020039 {"NAND 8MiB 1,8V 8-bit", 0x39, 512, 8, 0x2000, 0},
40 {"NAND 8MiB 3,3V 8-bit", 0xe6, 512, 8, 0x2000, 0},
41 {"NAND 8MiB 1,8V 16-bit", 0x49, 512, 8, 0x2000, NAND_BUSWIDTH_16},
42 {"NAND 8MiB 3,3V 16-bit", 0x59, 512, 8, 0x2000, NAND_BUSWIDTH_16},
William Juul52c07962007-10-31 13:53:06 +010043#endif
Wolfgang Denk7b9bc3a2005-09-14 23:53:32 +020044
Wolfgang Denka1be4762008-05-20 16:00:29 +020045 {"NAND 16MiB 1,8V 8-bit", 0x33, 512, 16, 0x4000, 0},
46 {"NAND 16MiB 3,3V 8-bit", 0x73, 512, 16, 0x4000, 0},
47 {"NAND 16MiB 1,8V 16-bit", 0x43, 512, 16, 0x4000, NAND_BUSWIDTH_16},
48 {"NAND 16MiB 3,3V 16-bit", 0x53, 512, 16, 0x4000, NAND_BUSWIDTH_16},
Wolfgang Denk7b9bc3a2005-09-14 23:53:32 +020049
Wolfgang Denka1be4762008-05-20 16:00:29 +020050 {"NAND 32MiB 1,8V 8-bit", 0x35, 512, 32, 0x4000, 0},
51 {"NAND 32MiB 3,3V 8-bit", 0x75, 512, 32, 0x4000, 0},
52 {"NAND 32MiB 1,8V 16-bit", 0x45, 512, 32, 0x4000, NAND_BUSWIDTH_16},
53 {"NAND 32MiB 3,3V 16-bit", 0x55, 512, 32, 0x4000, NAND_BUSWIDTH_16},
Wolfgang Denk7b9bc3a2005-09-14 23:53:32 +020054
Wolfgang Denka1be4762008-05-20 16:00:29 +020055 {"NAND 64MiB 1,8V 8-bit", 0x36, 512, 64, 0x4000, 0},
56 {"NAND 64MiB 3,3V 8-bit", 0x76, 512, 64, 0x4000, 0},
57 {"NAND 64MiB 1,8V 16-bit", 0x46, 512, 64, 0x4000, NAND_BUSWIDTH_16},
58 {"NAND 64MiB 3,3V 16-bit", 0x56, 512, 64, 0x4000, NAND_BUSWIDTH_16},
Wolfgang Denk7b9bc3a2005-09-14 23:53:32 +020059
Wolfgang Denka1be4762008-05-20 16:00:29 +020060 {"NAND 128MiB 1,8V 8-bit", 0x78, 512, 128, 0x4000, 0},
William Juul52c07962007-10-31 13:53:06 +010061 {"NAND 128MiB 1,8V 8-bit", 0x39, 512, 128, 0x4000, 0},
Wolfgang Denka1be4762008-05-20 16:00:29 +020062 {"NAND 128MiB 3,3V 8-bit", 0x79, 512, 128, 0x4000, 0},
63 {"NAND 128MiB 1,8V 16-bit", 0x72, 512, 128, 0x4000, NAND_BUSWIDTH_16},
William Juul52c07962007-10-31 13:53:06 +010064 {"NAND 128MiB 1,8V 16-bit", 0x49, 512, 128, 0x4000, NAND_BUSWIDTH_16},
Wolfgang Denka1be4762008-05-20 16:00:29 +020065 {"NAND 128MiB 3,3V 16-bit", 0x74, 512, 128, 0x4000, NAND_BUSWIDTH_16},
William Juul52c07962007-10-31 13:53:06 +010066 {"NAND 128MiB 3,3V 16-bit", 0x59, 512, 128, 0x4000, NAND_BUSWIDTH_16},
Wolfgang Denk7b9bc3a2005-09-14 23:53:32 +020067
Wolfgang Denka1be4762008-05-20 16:00:29 +020068 {"NAND 256MiB 3,3V 8-bit", 0x71, 512, 256, 0x4000, 0},
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +020069
William Juul52c07962007-10-31 13:53:06 +010070 /*
71 * These are the new chips with large page size. The pagesize and the
72 * erasesize is determined from the extended id bytes
73 */
Sergey Lapin3a38a552013-01-14 03:46:50 +000074#define LP_OPTIONS NAND_SAMSUNG_LP_OPTIONS
William Juul52c07962007-10-31 13:53:06 +010075#define LP_OPTIONS16 (LP_OPTIONS | NAND_BUSWIDTH_16)
76
Sergey Lapin3a38a552013-01-14 03:46:50 +000077 /* 512 Megabit */
William Juul52c07962007-10-31 13:53:06 +010078 {"NAND 64MiB 1,8V 8-bit", 0xA2, 0, 64, 0, LP_OPTIONS},
Christian Hitz883623d2011-10-12 09:32:00 +020079 {"NAND 64MiB 1,8V 8-bit", 0xA0, 0, 64, 0, LP_OPTIONS},
William Juul52c07962007-10-31 13:53:06 +010080 {"NAND 64MiB 3,3V 8-bit", 0xF2, 0, 64, 0, LP_OPTIONS},
Christian Hitz883623d2011-10-12 09:32:00 +020081 {"NAND 64MiB 3,3V 8-bit", 0xD0, 0, 64, 0, LP_OPTIONS},
Sergey Lapin3a38a552013-01-14 03:46:50 +000082 {"NAND 64MiB 3,3V 8-bit", 0xF0, 0, 64, 0, LP_OPTIONS},
William Juul52c07962007-10-31 13:53:06 +010083 {"NAND 64MiB 1,8V 16-bit", 0xB2, 0, 64, 0, LP_OPTIONS16},
Christian Hitz883623d2011-10-12 09:32:00 +020084 {"NAND 64MiB 1,8V 16-bit", 0xB0, 0, 64, 0, LP_OPTIONS16},
William Juul52c07962007-10-31 13:53:06 +010085 {"NAND 64MiB 3,3V 16-bit", 0xC2, 0, 64, 0, LP_OPTIONS16},
Christian Hitz883623d2011-10-12 09:32:00 +020086 {"NAND 64MiB 3,3V 16-bit", 0xC0, 0, 64, 0, LP_OPTIONS16},
William Juul52c07962007-10-31 13:53:06 +010087
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +020088 /* 1 Gigabit */
William Juul52c07962007-10-31 13:53:06 +010089 {"NAND 128MiB 1,8V 8-bit", 0xA1, 0, 128, 0, LP_OPTIONS},
90 {"NAND 128MiB 3,3V 8-bit", 0xF1, 0, 128, 0, LP_OPTIONS},
Florian Fainelli86e28e52010-06-12 21:28:38 +020091 {"NAND 128MiB 3,3V 8-bit", 0xD1, 0, 128, 0, LP_OPTIONS},
William Juul52c07962007-10-31 13:53:06 +010092 {"NAND 128MiB 1,8V 16-bit", 0xB1, 0, 128, 0, LP_OPTIONS16},
93 {"NAND 128MiB 3,3V 16-bit", 0xC1, 0, 128, 0, LP_OPTIONS16},
Christian Hitz883623d2011-10-12 09:32:00 +020094 {"NAND 128MiB 1,8V 16-bit", 0xAD, 0, 128, 0, LP_OPTIONS16},
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +020095
96 /* 2 Gigabit */
William Juul52c07962007-10-31 13:53:06 +010097 {"NAND 256MiB 1,8V 8-bit", 0xAA, 0, 256, 0, LP_OPTIONS},
98 {"NAND 256MiB 3,3V 8-bit", 0xDA, 0, 256, 0, LP_OPTIONS},
99 {"NAND 256MiB 1,8V 16-bit", 0xBA, 0, 256, 0, LP_OPTIONS16},
100 {"NAND 256MiB 3,3V 16-bit", 0xCA, 0, 256, 0, LP_OPTIONS16},
Wolfgang Denk7b9bc3a2005-09-14 23:53:32 +0200101
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +0200102 /* 4 Gigabit */
William Juul52c07962007-10-31 13:53:06 +0100103 {"NAND 512MiB 1,8V 8-bit", 0xAC, 0, 512, 0, LP_OPTIONS},
104 {"NAND 512MiB 3,3V 8-bit", 0xDC, 0, 512, 0, LP_OPTIONS},
105 {"NAND 512MiB 1,8V 16-bit", 0xBC, 0, 512, 0, LP_OPTIONS16},
106 {"NAND 512MiB 3,3V 16-bit", 0xCC, 0, 512, 0, LP_OPTIONS16},
Wolfgang Denk7b9bc3a2005-09-14 23:53:32 +0200107
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +0200108 /* 8 Gigabit */
William Juul52c07962007-10-31 13:53:06 +0100109 {"NAND 1GiB 1,8V 8-bit", 0xA3, 0, 1024, 0, LP_OPTIONS},
110 {"NAND 1GiB 3,3V 8-bit", 0xD3, 0, 1024, 0, LP_OPTIONS},
111 {"NAND 1GiB 1,8V 16-bit", 0xB3, 0, 1024, 0, LP_OPTIONS16},
112 {"NAND 1GiB 3,3V 16-bit", 0xC3, 0, 1024, 0, LP_OPTIONS16},
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +0200113
114 /* 16 Gigabit */
William Juul52c07962007-10-31 13:53:06 +0100115 {"NAND 2GiB 1,8V 8-bit", 0xA5, 0, 2048, 0, LP_OPTIONS},
116 {"NAND 2GiB 3,3V 8-bit", 0xD5, 0, 2048, 0, LP_OPTIONS},
117 {"NAND 2GiB 1,8V 16-bit", 0xB5, 0, 2048, 0, LP_OPTIONS16},
118 {"NAND 2GiB 3,3V 16-bit", 0xC5, 0, 2048, 0, LP_OPTIONS16},
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +0200119
Christian Hitz883623d2011-10-12 09:32:00 +0200120 /* 32 Gigabit */
121 {"NAND 4GiB 1,8V 8-bit", 0xA7, 0, 4096, 0, LP_OPTIONS},
122 {"NAND 4GiB 3,3V 8-bit", 0xD7, 0, 4096, 0, LP_OPTIONS},
123 {"NAND 4GiB 1,8V 16-bit", 0xB7, 0, 4096, 0, LP_OPTIONS16},
124 {"NAND 4GiB 3,3V 16-bit", 0xC7, 0, 4096, 0, LP_OPTIONS16},
125
126 /* 64 Gigabit */
127 {"NAND 8GiB 1,8V 8-bit", 0xAE, 0, 8192, 0, LP_OPTIONS},
128 {"NAND 8GiB 3,3V 8-bit", 0xDE, 0, 8192, 0, LP_OPTIONS},
129 {"NAND 8GiB 1,8V 16-bit", 0xBE, 0, 8192, 0, LP_OPTIONS16},
130 {"NAND 8GiB 3,3V 16-bit", 0xCE, 0, 8192, 0, LP_OPTIONS16},
131
132 /* 128 Gigabit */
133 {"NAND 16GiB 1,8V 8-bit", 0x1A, 0, 16384, 0, LP_OPTIONS},
134 {"NAND 16GiB 3,3V 8-bit", 0x3A, 0, 16384, 0, LP_OPTIONS},
135 {"NAND 16GiB 1,8V 16-bit", 0x2A, 0, 16384, 0, LP_OPTIONS16},
136 {"NAND 16GiB 3,3V 16-bit", 0x4A, 0, 16384, 0, LP_OPTIONS16},
137
138 /* 256 Gigabit */
139 {"NAND 32GiB 1,8V 8-bit", 0x1C, 0, 32768, 0, LP_OPTIONS},
140 {"NAND 32GiB 3,3V 8-bit", 0x3C, 0, 32768, 0, LP_OPTIONS},
141 {"NAND 32GiB 1,8V 16-bit", 0x2C, 0, 32768, 0, LP_OPTIONS16},
142 {"NAND 32GiB 3,3V 16-bit", 0x4C, 0, 32768, 0, LP_OPTIONS16},
143
144 /* 512 Gigabit */
145 {"NAND 64GiB 1,8V 8-bit", 0x1E, 0, 65536, 0, LP_OPTIONS},
146 {"NAND 64GiB 3,3V 8-bit", 0x3E, 0, 65536, 0, LP_OPTIONS},
147 {"NAND 64GiB 1,8V 16-bit", 0x2E, 0, 65536, 0, LP_OPTIONS16},
148 {"NAND 64GiB 3,3V 16-bit", 0x4E, 0, 65536, 0, LP_OPTIONS16},
149
William Juul52c07962007-10-31 13:53:06 +0100150 /*
151 * Renesas AND 1 Gigabit. Those chips do not support extended id and
152 * have a strange page/block layout ! The chosen minimum erasesize is
153 * 4 * 2 * 2048 = 16384 Byte, as those chips have an array of 4 page
154 * planes 1 block = 2 pages, but due to plane arrangement the blocks
155 * 0-3 consists of page 0 + 4,1 + 5, 2 + 6, 3 + 7 Anyway JFFS2 would
156 * increase the eraseblock size so we chose a combined one which can be
157 * erased in one go There are more speed improvements for reads and
158 * writes possible, but not implemented now
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +0200159 */
William Juul52c07962007-10-31 13:53:06 +0100160 {"AND 128MiB 3,3V 8-bit", 0x01, 2048, 128, 0x4000,
Sergey Lapin3a38a552013-01-14 03:46:50 +0000161 NAND_IS_AND | NAND_4PAGE_ARRAY | BBT_AUTO_REFRESH},
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +0200162
163 {NULL,}
164};
165
166/*
167* Manufacturer ID list
168*/
Mike Frysinger6c285f62010-10-20 01:15:21 +0000169const struct nand_manufacturers nand_manuf_ids[] = {
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +0200170 {NAND_MFR_TOSHIBA, "Toshiba"},
171 {NAND_MFR_SAMSUNG, "Samsung"},
172 {NAND_MFR_FUJITSU, "Fujitsu"},
173 {NAND_MFR_NATIONAL, "National"},
174 {NAND_MFR_RENESAS, "Renesas"},
175 {NAND_MFR_STMICRO, "ST Micro"},
William Juul52c07962007-10-31 13:53:06 +0100176 {NAND_MFR_HYNIX, "Hynix"},
Ulf Samuelsson4e788322007-05-24 12:12:47 +0200177 {NAND_MFR_MICRON, "Micron"},
Sergey Lapin3a38a552013-01-14 03:46:50 +0000178 {NAND_MFR_AMD, "AMD/Spansion"},
179 {NAND_MFR_MACRONIX, "Macronix"},
180 {NAND_MFR_EON, "Eon"},
Wolfgang Denk2f9b7e42005-08-17 12:55:25 +0200181 {0x0, "Unknown"}
182};