blob: 780aba15ab1d4d27b49f4fec6baa403306914b2c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Bo Shen58258bd2014-11-10 15:46:22 +08002/*
3 * Copyright (C) 2014 Atmel
4 * Bo Shen <voice.shen@atmel.com>
Bo Shen58258bd2014-11-10 15:46:22 +08005 */
6
7#include <common.h>
Simon Glassa7b51302019-11-14 12:57:46 -07008#include <init.h>
Simon Glass3ba929a2020-10-30 21:38:53 -06009#include <asm/global_data.h>
Bo Shen58258bd2014-11-10 15:46:22 +080010#include <asm/io.h>
11#include <asm/arch/at91_common.h>
Bo Shen58258bd2014-11-10 15:46:22 +080012#include <asm/arch/at91_rstc.h>
Bo Shene47c0072014-12-15 13:24:39 +080013#include <asm/arch/atmel_mpddrc.h>
Bo Shen58258bd2014-11-10 15:46:22 +080014#include <asm/arch/gpio.h>
15#include <asm/arch/clk.h>
16#include <asm/arch/sama5d3_smc.h>
17#include <asm/arch/sama5d4.h>
Wenyou Yang4d8b3212017-04-13 10:31:18 +080018#include <debug_uart.h>
Bo Shen58258bd2014-11-10 15:46:22 +080019
20DECLARE_GLOBAL_DATA_PTR;
21
Eugen Hristevf48c87c2018-09-18 10:35:47 +030022extern void at91_pda_detect(void);
23
Bo Shen58258bd2014-11-10 15:46:22 +080024#ifdef CONFIG_NAND_ATMEL
25static void sama5d4_xplained_nand_hw_init(void)
26{
27 struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
28
29 at91_periph_clk_enable(ATMEL_ID_SMC);
30
31 /* Configure SMC CS3 for NAND */
32 writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(1) |
33 AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(1),
34 &smc->cs[3].setup);
35 writel(AT91_SMC_PULSE_NWE(2) | AT91_SMC_PULSE_NCS_WR(3) |
36 AT91_SMC_PULSE_NRD(2) | AT91_SMC_PULSE_NCS_RD(3),
37 &smc->cs[3].pulse);
38 writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
39 &smc->cs[3].cycle);
40 writel(AT91_SMC_TIMINGS_TCLR(2) | AT91_SMC_TIMINGS_TADL(7) |
41 AT91_SMC_TIMINGS_TAR(2) | AT91_SMC_TIMINGS_TRR(3) |
42 AT91_SMC_TIMINGS_TWB(7) | AT91_SMC_TIMINGS_RBNSEL(3)|
43 AT91_SMC_TIMINGS_NFSEL(1), &smc->cs[3].timings);
44 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
45 AT91_SMC_MODE_EXNW_DISABLE |
46 AT91_SMC_MODE_DBW_8 |
47 AT91_SMC_MODE_TDF_CYCLE(3),
48 &smc->cs[3].mode);
49
Wenyou Yang4a92a3e2017-03-23 12:44:36 +080050 at91_pio3_set_a_periph(AT91_PIO_PORTC, 5, 0); /* D0 */
51 at91_pio3_set_a_periph(AT91_PIO_PORTC, 6, 0); /* D1 */
52 at91_pio3_set_a_periph(AT91_PIO_PORTC, 7, 0); /* D2 */
53 at91_pio3_set_a_periph(AT91_PIO_PORTC, 8, 0); /* D3 */
54 at91_pio3_set_a_periph(AT91_PIO_PORTC, 9, 0); /* D4 */
55 at91_pio3_set_a_periph(AT91_PIO_PORTC, 10, 0); /* D5 */
56 at91_pio3_set_a_periph(AT91_PIO_PORTC, 11, 0); /* D6 */
57 at91_pio3_set_a_periph(AT91_PIO_PORTC, 12, 0); /* D7 */
58 at91_pio3_set_a_periph(AT91_PIO_PORTC, 13, 0); /* RE */
59 at91_pio3_set_a_periph(AT91_PIO_PORTC, 14, 0); /* WE */
60 at91_pio3_set_a_periph(AT91_PIO_PORTC, 15, 1); /* NCS */
61 at91_pio3_set_a_periph(AT91_PIO_PORTC, 16, 1); /* RDY */
62 at91_pio3_set_a_periph(AT91_PIO_PORTC, 17, 1); /* ALE */
63 at91_pio3_set_a_periph(AT91_PIO_PORTC, 18, 1); /* CLE */
Bo Shen58258bd2014-11-10 15:46:22 +080064}
65#endif
66
67#ifdef CONFIG_CMD_USB
68static void sama5d4_xplained_usb_hw_init(void)
69{
70 at91_set_pio_output(AT91_PIO_PORTE, 11, 1);
71 at91_set_pio_output(AT91_PIO_PORTE, 14, 1);
72}
73#endif
74
Wenyou Yang426691e2017-09-18 15:26:00 +080075#ifdef CONFIG_BOARD_LATE_INIT
76int board_late_init(void)
Bo Shen58258bd2014-11-10 15:46:22 +080077{
Eugen Hristevf48c87c2018-09-18 10:35:47 +030078 at91_pda_detect();
Simon Glass52cb5042022-10-18 07:46:31 -060079#ifdef CONFIG_VIDEO
Wenyou Yang426691e2017-09-18 15:26:00 +080080 at91_video_show_board_info();
Bo Shen58258bd2014-11-10 15:46:22 +080081#endif
Wenyou Yang426691e2017-09-18 15:26:00 +080082 return 0;
Bo Shen58258bd2014-11-10 15:46:22 +080083}
Wenyou Yang426691e2017-09-18 15:26:00 +080084#endif
Bo Shen58258bd2014-11-10 15:46:22 +080085
Wenyou Yang4d8b3212017-04-13 10:31:18 +080086#ifdef CONFIG_DEBUG_UART_BOARD_INIT
Bo Shen58258bd2014-11-10 15:46:22 +080087static void sama5d4_xplained_serial3_hw_init(void)
88{
Wenyou Yang4a92a3e2017-03-23 12:44:36 +080089 at91_pio3_set_b_periph(AT91_PIO_PORTE, 17, 1); /* TXD3 */
90 at91_pio3_set_b_periph(AT91_PIO_PORTE, 16, 0); /* RXD3 */
Bo Shen58258bd2014-11-10 15:46:22 +080091
92 /* Enable clock */
93 at91_periph_clk_enable(ATMEL_ID_USART3);
94}
95
Wenyou Yang4d8b3212017-04-13 10:31:18 +080096void board_debug_uart_init(void)
Bo Shen58258bd2014-11-10 15:46:22 +080097{
Bo Shen58258bd2014-11-10 15:46:22 +080098 sama5d4_xplained_serial3_hw_init();
Wenyou Yang4d8b3212017-04-13 10:31:18 +080099}
100#endif
Bo Shen58258bd2014-11-10 15:46:22 +0800101
Wenyou Yang4d8b3212017-04-13 10:31:18 +0800102#ifdef CONFIG_BOARD_EARLY_INIT_F
103int board_early_init_f(void)
104{
Bo Shen58258bd2014-11-10 15:46:22 +0800105 return 0;
106}
Wenyou Yang4d8b3212017-04-13 10:31:18 +0800107#endif
Bo Shen58258bd2014-11-10 15:46:22 +0800108
Wenyou Yang16b26b02017-09-01 16:26:18 +0800109#define AT24MAC_MAC_OFFSET 0x9a
110
111#ifdef CONFIG_MISC_INIT_R
112int misc_init_r(void)
113{
114#ifdef CONFIG_I2C_EEPROM
115 at91_set_ethaddr(AT24MAC_MAC_OFFSET);
116#endif
117 return 0;
118}
119#endif
120
Bo Shen58258bd2014-11-10 15:46:22 +0800121int board_init(void)
122{
123 /* adress of boot parameters */
Tom Rinibb4dd962022-11-16 13:10:37 -0500124 gd->bd->bi_boot_params = CFG_SYS_SDRAM_BASE + 0x100;
Bo Shen58258bd2014-11-10 15:46:22 +0800125
Bo Shen58258bd2014-11-10 15:46:22 +0800126#ifdef CONFIG_NAND_ATMEL
127 sama5d4_xplained_nand_hw_init();
128#endif
Bo Shen58258bd2014-11-10 15:46:22 +0800129#ifdef CONFIG_CMD_USB
130 sama5d4_xplained_usb_hw_init();
131#endif
132
133 return 0;
134}
135
136int dram_init(void)
137{
Tom Rinibb4dd962022-11-16 13:10:37 -0500138 gd->ram_size = get_ram_size((void *)CFG_SYS_SDRAM_BASE,
139 CFG_SYS_SDRAM_SIZE);
Bo Shen58258bd2014-11-10 15:46:22 +0800140 return 0;
141}
142
Bo Shene47c0072014-12-15 13:24:39 +0800143/* SPL */
144#ifdef CONFIG_SPL_BUILD
145void spl_board_init(void)
146{
Wenyou Yange035ea72017-09-14 11:07:44 +0800147#if CONFIG_NAND_BOOT
Bo Shene47c0072014-12-15 13:24:39 +0800148 sama5d4_xplained_nand_hw_init();
Bo Shene47c0072014-12-15 13:24:39 +0800149#endif
150}
151
Wenyou Yangaa0a58d2016-02-01 18:12:15 +0800152static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
Bo Shene47c0072014-12-15 13:24:39 +0800153{
154 ddr2->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
155
156 ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
157 ATMEL_MPDDRC_CR_NR_ROW_14 |
158 ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
159 ATMEL_MPDDRC_CR_NB_8BANKS |
160 ATMEL_MPDDRC_CR_NDQS_DISABLED |
161 ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
162 ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
163
164 ddr2->rtr = 0x2b0;
165
166 ddr2->tpr0 = (8 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
167 3 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
168 3 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
169 10 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
170 3 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
171 2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
172 2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
173 2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
174
175 ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
176 200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
177 25 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
178 23 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
179
180 ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
181 2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
182 3 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
183 2 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
184 8 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
185}
186
187void mem_init(void)
188{
Wenyou Yangaa0a58d2016-02-01 18:12:15 +0800189 struct atmel_mpddrc_config ddr2;
Bo Shene47c0072014-12-15 13:24:39 +0800190
191 ddr2_conf(&ddr2);
192
Wenyou Yang78f89762016-02-03 10:16:50 +0800193 /* Enable MPDDR clock */
Bo Shene47c0072014-12-15 13:24:39 +0800194 at91_periph_clk_enable(ATMEL_ID_MPDDRC);
Wenyou Yang78f89762016-02-03 10:16:50 +0800195 at91_system_clk_enable(AT91_PMC_DDR);
Bo Shene47c0072014-12-15 13:24:39 +0800196
197 /* DDRAM2 Controller initialize */
Erik van Luijk59d780a2015-08-13 15:43:18 +0200198 ddr2_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddr2);
Bo Shene47c0072014-12-15 13:24:39 +0800199}
200
201void at91_pmc_init(void)
202{
Bo Shene47c0072014-12-15 13:24:39 +0800203 u32 tmp;
204
205 tmp = AT91_PMC_PLLAR_29 |
206 AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
207 AT91_PMC_PLLXR_MUL(87) |
208 AT91_PMC_PLLXR_DIV(1);
209 at91_plla_init(tmp);
210
Wenyou Yang5265b1e2016-02-02 12:46:14 +0800211 at91_pllicpr_init(AT91_PMC_IPLL_PLLA(0x0));
Bo Shene47c0072014-12-15 13:24:39 +0800212
213 tmp = AT91_PMC_MCKR_H32MXDIV |
214 AT91_PMC_MCKR_PLLADIV_2 |
215 AT91_PMC_MCKR_MDIV_3 |
216 AT91_PMC_MCKR_CSS_PLLA;
217 at91_mck_init(tmp);
218}
219#endif