blob: 01762df019bfd2def99ef5382dbe858d5aa9b79f [file] [log] [blame]
Troy Kisky4b7c6022012-10-22 15:19:01 +00001/*
2 * watchdog.c - driver for i.mx on-chip watchdog
3 *
4 * Licensed under the GPL-2 or later.
5 */
6
7#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -07008#include <cpu_func.h>
Marek Vasutf7fc5c12019-06-09 03:46:22 +02009#include <dm.h>
Simon Glassf11478f2019-12-28 10:45:07 -070010#include <hang.h>
Troy Kisky4b7c6022012-10-22 15:19:01 +000011#include <asm/io.h>
Marek Vasutf7fc5c12019-06-09 03:46:22 +020012#include <wdt.h>
Troy Kisky4b7c6022012-10-22 15:19:01 +000013#include <watchdog.h>
14#include <asm/arch/imx-regs.h>
Xiaoliang Yanga6657ad2018-10-18 18:27:45 +080015#ifdef CONFIG_FSL_LSCH2
16#include <asm/arch/immap_lsch2.h>
17#endif
Fabio Estevamcd847ab2015-10-03 14:20:59 -030018#include <fsl_wdog.h>
Troy Kisky4b7c6022012-10-22 15:19:01 +000019
Robert Hancockedc1d152019-08-06 11:05:30 -060020static void imx_watchdog_expire_now(struct watchdog_regs *wdog, bool ext_reset)
Troy Kisky4b7c6022012-10-22 15:19:01 +000021{
Robert Hancockedc1d152019-08-06 11:05:30 -060022 u16 wcr = WCR_WDE;
Marek Vasutf7fc5c12019-06-09 03:46:22 +020023
Robert Hancockedc1d152019-08-06 11:05:30 -060024 if (ext_reset)
25 wcr |= WCR_SRS; /* do not assert internal reset */
26 else
27 wcr |= WCR_WDA; /* do not assert external reset */
28
29 /* Write 3 times to ensure it works, due to IMX6Q errata ERR004346 */
30 writew(wcr, &wdog->wcr);
31 writew(wcr, &wdog->wcr);
32 writew(wcr, &wdog->wcr);
33
Marek Vasutf7fc5c12019-06-09 03:46:22 +020034 while (1) {
35 /*
Robert Hancockedc1d152019-08-06 11:05:30 -060036 * spin before reset
Marek Vasutf7fc5c12019-06-09 03:46:22 +020037 */
38 }
39}
40
41#if !defined(CONFIG_IMX_WATCHDOG) || \
42 (defined(CONFIG_IMX_WATCHDOG) && !CONFIG_IS_ENABLED(WDT))
43void __attribute__((weak)) reset_cpu(ulong addr)
44{
Troy Kisky4b7c6022012-10-22 15:19:01 +000045 struct watchdog_regs *wdog = (struct watchdog_regs *)WDOG1_BASE_ADDR;
46
Robert Hancockedc1d152019-08-06 11:05:30 -060047 imx_watchdog_expire_now(wdog, true);
Marek Vasutf7fc5c12019-06-09 03:46:22 +020048}
49#endif
50
51#if defined(CONFIG_IMX_WATCHDOG)
52static void imx_watchdog_reset(struct watchdog_regs *wdog)
53{
54#ifndef CONFIG_WATCHDOG_RESET_DISABLE
Troy Kisky4b7c6022012-10-22 15:19:01 +000055 writew(0x5555, &wdog->wsr);
56 writew(0xaaaa, &wdog->wsr);
Xiaoliang Yang09e92132018-10-18 18:27:46 +080057#endif /* CONFIG_WATCHDOG_RESET_DISABLE*/
Troy Kisky4b7c6022012-10-22 15:19:01 +000058}
59
Robert Hancockd00a0b12019-08-06 11:05:29 -060060static void imx_watchdog_init(struct watchdog_regs *wdog, bool ext_reset)
Troy Kisky4b7c6022012-10-22 15:19:01 +000061{
Troy Kisky4b7c6022012-10-22 15:19:01 +000062 u16 timeout;
Robert Hancockd00a0b12019-08-06 11:05:29 -060063 u16 wcr;
Troy Kisky4b7c6022012-10-22 15:19:01 +000064
65 /*
66 * The timer watchdog can be set between
67 * 0.5 and 128 Seconds. If not defined
68 * in configuration file, sets 128 Seconds
69 */
70#ifndef CONFIG_WATCHDOG_TIMEOUT_MSECS
71#define CONFIG_WATCHDOG_TIMEOUT_MSECS 128000
72#endif
73 timeout = (CONFIG_WATCHDOG_TIMEOUT_MSECS / 500) - 1;
Xiaoliang Yanga6657ad2018-10-18 18:27:45 +080074#ifdef CONFIG_FSL_LSCH2
Robert Hancockd00a0b12019-08-06 11:05:29 -060075 wcr = (WCR_WDA | WCR_SRS | WCR_WDE) << 8 | timeout;
Xiaoliang Yanga6657ad2018-10-18 18:27:45 +080076#else
Robert Hancockd00a0b12019-08-06 11:05:29 -060077 wcr = WCR_WDZST | WCR_WDBG | WCR_WDE | WCR_SRS |
78 WCR_WDA | SET_WCR_WT(timeout);
79 if (ext_reset)
80 wcr |= WCR_WDT;
Xiaoliang Yanga6657ad2018-10-18 18:27:45 +080081#endif /* CONFIG_FSL_LSCH2*/
Robert Hancockd00a0b12019-08-06 11:05:29 -060082 writew(wcr, &wdog->wcr);
Marek Vasutf7fc5c12019-06-09 03:46:22 +020083 imx_watchdog_reset(wdog);
Troy Kisky4b7c6022012-10-22 15:19:01 +000084}
Troy Kisky4b7c6022012-10-22 15:19:01 +000085
Marek Vasutf7fc5c12019-06-09 03:46:22 +020086#if !CONFIG_IS_ENABLED(WDT)
87void hw_watchdog_reset(void)
Troy Kisky4b7c6022012-10-22 15:19:01 +000088{
89 struct watchdog_regs *wdog = (struct watchdog_regs *)WDOG1_BASE_ADDR;
90
Marek Vasutf7fc5c12019-06-09 03:46:22 +020091 imx_watchdog_reset(wdog);
92}
Peng Fan838cf7b2015-09-14 13:34:44 +080093
Marek Vasutf7fc5c12019-06-09 03:46:22 +020094void hw_watchdog_init(void)
95{
96 struct watchdog_regs *wdog = (struct watchdog_regs *)WDOG1_BASE_ADDR;
97
Robert Hancockd00a0b12019-08-06 11:05:29 -060098 imx_watchdog_init(wdog, true);
Marek Vasutf7fc5c12019-06-09 03:46:22 +020099}
100#else
101struct imx_wdt_priv {
102 void __iomem *base;
Robert Hancockd00a0b12019-08-06 11:05:29 -0600103 bool ext_reset;
Marek Vasutf7fc5c12019-06-09 03:46:22 +0200104};
105
106static int imx_wdt_reset(struct udevice *dev)
107{
108 struct imx_wdt_priv *priv = dev_get_priv(dev);
109
110 imx_watchdog_reset(priv->base);
111
112 return 0;
113}
114
115static int imx_wdt_expire_now(struct udevice *dev, ulong flags)
116{
117 struct imx_wdt_priv *priv = dev_get_priv(dev);
118
Robert Hancockedc1d152019-08-06 11:05:30 -0600119 imx_watchdog_expire_now(priv->base, priv->ext_reset);
Marek Vasutf7fc5c12019-06-09 03:46:22 +0200120 hang();
121
122 return 0;
123}
124
125static int imx_wdt_start(struct udevice *dev, u64 timeout, ulong flags)
126{
127 struct imx_wdt_priv *priv = dev_get_priv(dev);
128
Robert Hancockd00a0b12019-08-06 11:05:29 -0600129 imx_watchdog_init(priv->base, priv->ext_reset);
Marek Vasutf7fc5c12019-06-09 03:46:22 +0200130
131 return 0;
132}
133
134static int imx_wdt_probe(struct udevice *dev)
135{
136 struct imx_wdt_priv *priv = dev_get_priv(dev);
137
138 priv->base = dev_read_addr_ptr(dev);
139 if (!priv->base)
140 return -ENOENT;
141
Robert Hancockd00a0b12019-08-06 11:05:29 -0600142 priv->ext_reset = dev_read_bool(dev, "fsl,ext-reset-output");
143
Marek Vasutf7fc5c12019-06-09 03:46:22 +0200144 return 0;
Troy Kisky4b7c6022012-10-22 15:19:01 +0000145}
Marek Vasutf7fc5c12019-06-09 03:46:22 +0200146
147static const struct wdt_ops imx_wdt_ops = {
148 .start = imx_wdt_start,
149 .reset = imx_wdt_reset,
150 .expire_now = imx_wdt_expire_now,
151};
152
153static const struct udevice_id imx_wdt_ids[] = {
154 { .compatible = "fsl,imx21-wdt" },
155 {}
156};
157
158U_BOOT_DRIVER(imx_wdt) = {
159 .name = "imx_wdt",
160 .id = UCLASS_WDT,
161 .of_match = imx_wdt_ids,
162 .probe = imx_wdt_probe,
163 .ops = &imx_wdt_ops,
164 .priv_auto_alloc_size = sizeof(struct imx_wdt_priv),
165 .flags = DM_FLAG_PRE_RELOC,
166};
167#endif
168#endif