blob: 2f9364c484e9d55e404f47e89a36359c26865855 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasut3ef6d082017-10-08 20:41:18 +02002/*
3 * board/renesas/draak/draak.c
4 * This file is Draak board support.
5 *
6 * Copyright (C) 2017 Marek Vasut <marek.vasut+renesas@gmail.com>
Marek Vasut3ef6d082017-10-08 20:41:18 +02007 */
8
9#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -070010#include <cpu_func.h>
Simon Glassf11478f2019-12-28 10:45:07 -070011#include <hang.h>
Marek Vasut3ef6d082017-10-08 20:41:18 +020012#include <malloc.h>
13#include <netdev.h>
14#include <dm.h>
15#include <dm/platform_data/serial_sh.h>
16#include <asm/processor.h>
17#include <asm/mach-types.h>
18#include <asm/io.h>
19#include <linux/errno.h>
20#include <asm/arch/sys_proto.h>
21#include <asm/gpio.h>
22#include <asm/arch/gpio.h>
23#include <asm/arch/rmobile.h>
24#include <asm/arch/rcar-mstp.h>
25#include <asm/arch/sh_sdhi.h>
26#include <i2c.h>
27#include <mmc.h>
28
29DECLARE_GLOBAL_DATA_PTR;
30
Marek Vasut3ef6d082017-10-08 20:41:18 +020031void s_init(void)
32{
Marek Vasut3ef6d082017-10-08 20:41:18 +020033}
34
35#define GSX_MSTP112 BIT(12) /* 3DG */
Marek Vasut3ef6d082017-10-08 20:41:18 +020036#define SCIF2_MSTP310 BIT(10) /* SCIF2 */
37#define DVFS_MSTP926 BIT(26)
38#define HSUSB_MSTP704 BIT(4) /* HSUSB */
39
40int board_early_init_f(void)
41{
Marek Vasut3ef6d082017-10-08 20:41:18 +020042#if defined(CONFIG_SYS_I2C) && defined(CONFIG_SYS_I2C_SH)
43 /* DVFS for reset */
Hiroyuki Yokoyama7e172912018-09-26 16:00:09 +090044 mstp_clrbits_le32(SMSTPCR9, SMSTPCR9, DVFS_MSTP926);
Marek Vasut3ef6d082017-10-08 20:41:18 +020045#endif
46 return 0;
47}
48
Marek Vasut3ef6d082017-10-08 20:41:18 +020049/* HSUSB block registers */
50#define HSUSB_REG_LPSTS 0xE6590102
51#define HSUSB_REG_LPSTS_SUSPM_NORMAL BIT(14)
52#define HSUSB_REG_UGCTRL2 0xE6590184
53#define HSUSB_REG_UGCTRL2_USB0SEL 0x30
54#define HSUSB_REG_UGCTRL2_USB0SEL_EHCI 0x10
55
56int board_init(void)
57{
58 /* adress of boot parameters */
59 gd->bd->bi_boot_params = CONFIG_SYS_TEXT_BASE + 0x50000;
60
61 /* USB1 pull-up */
62 setbits_le32(PFC_PUEN6, PUEN_USB1_OVC | PUEN_USB1_PWEN);
63
64 /* Configure the HSUSB block */
Hiroyuki Yokoyama7e172912018-09-26 16:00:09 +090065 mstp_clrbits_le32(SMSTPCR7, SMSTPCR7, HSUSB_MSTP704);
Marek Vasut3ef6d082017-10-08 20:41:18 +020066 /* Choice USB0SEL */
67 clrsetbits_le32(HSUSB_REG_UGCTRL2, HSUSB_REG_UGCTRL2_USB0SEL,
68 HSUSB_REG_UGCTRL2_USB0SEL_EHCI);
69 /* low power status */
70 setbits_le16(HSUSB_REG_LPSTS, HSUSB_REG_LPSTS_SUSPM_NORMAL);
71
72 return 0;
73}
74
Marek Vasut3ef6d082017-10-08 20:41:18 +020075#define RST_BASE 0xE6160000
76#define RST_CA57RESCNT (RST_BASE + 0x40)
77#define RST_CA53RESCNT (RST_BASE + 0x44)
78#define RST_RSTOUTCR (RST_BASE + 0x58)
79#define RST_CA57_CODE 0xA5A5000F
80#define RST_CA53_CODE 0x5A5A000F
81
82void reset_cpu(ulong addr)
83{
84 unsigned long midr, cputype;
85
86 asm volatile("mrs %0, midr_el1" : "=r" (midr));
87 cputype = (midr >> 4) & 0xfff;
88
89 if (cputype == 0xd03)
90 writel(RST_CA53_CODE, RST_CA53RESCNT);
91 else if (cputype == 0xd07)
92 writel(RST_CA57_CODE, RST_CA57RESCNT);
93 else
94 hang();
95}