blob: d823b0f3cc41b2bba153a572802bb2acef53cfff [file] [log] [blame]
wdenkbc01dd52004-01-02 16:05:07 +00001/*
2 * (C) Copyright 2003
3 * Denis Peter d.peter@mpl.ch
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkbc01dd52004-01-02 16:05:07 +00006 */
7
8/*
9 * File: PATI.h
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 */
18
19#define CONFIG_MPC555 1 /* This is an MPC555 CPU */
Wolfgang Denka1be4762008-05-20 16:00:29 +020020#define CONFIG_PATI 1 /* ...On a PATI board */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020021
22#define CONFIG_SYS_TEXT_BASE 0xFFF00000
23
wdenkbc01dd52004-01-02 16:05:07 +000024/* Serial Console Configuration */
25#define CONFIG_5xx_CONS_SCI1
26#undef CONFIG_5xx_CONS_SCI2
27
28#define CONFIG_BAUDRATE 9600
29
wdenkbc01dd52004-01-02 16:05:07 +000030
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050031/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050032 * BOOTP options
33 */
34#define CONFIG_BOOTP_BOOTFILESIZE
35#define CONFIG_BOOTP_BOOTPATH
36#define CONFIG_BOOTP_GATEWAY
37#define CONFIG_BOOTP_HOSTNAME
38
39
40/*
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050041 * Command line configuration.
42 */
43#define CONFIG_CMD_MEMORY
44#define CONFIG_CMD_LOADB
45#define CONFIG_CMD_REGINFO
46#define CONFIG_CMD_FLASH
47#define CONFIG_CMD_LOADS
Mike Frysinger78dcaf42009-01-28 19:08:14 -050048#define CONFIG_CMD_SAVEENV
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050049#define CONFIG_CMD_REGINFO
50#define CONFIG_CMD_BDI
51#define CONFIG_CMD_CONSOLE
52#define CONFIG_CMD_RUN
53#define CONFIG_CMD_BSP
54#define CONFIG_CMD_IMI
55#define CONFIG_CMD_EEPROM
56#define CONFIG_CMD_IRQ
57#define CONFIG_CMD_MISC
58
wdenkbc01dd52004-01-02 16:05:07 +000059
60#if 0
61#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
62#else
63#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
64#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020065#define CONFIG_BOOTCOMMAND "" /* autoboot command */
wdenkbc01dd52004-01-02 16:05:07 +000066
67#define CONFIG_BOOTARGS "" /* */
68
Wolfgang Denka1be4762008-05-20 16:00:29 +020069#define CONFIG_WATCHDOG /* turn on platform specific watchdog */
wdenkbc01dd52004-01-02 16:05:07 +000070
wdenk5da7f2f2004-01-03 00:43:19 +000071/*#define CONFIG_STATUS_LED 1 */ /* Enable status led */
wdenkbc01dd52004-01-02 16:05:07 +000072
73#define CONFIG_LOADS_ECHO 1 /* Echo on for serial download */
74
75/*
76 * Miscellaneous configurable options
77 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */
wdenkbc01dd52004-01-02 16:05:07 +000079#define CONFIG_PREBOOT
80
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#define CONFIG_SYS_LONGHELP /* undef to save memory */
82#define CONFIG_SYS_PROMPT "pati=> " /* Monitor Command Prompt */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050083#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkbc01dd52004-01-02 16:05:07 +000085#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkbc01dd52004-01-02 16:05:07 +000087#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
89#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
90#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkbc01dd52004-01-02 16:05:07 +000091
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_MEMTEST_START 0x00010000 /* memtest works on */
93#define CONFIG_SYS_MEMTEST_END 0x00A00000 /* 10 MB in SRAM */
wdenkbc01dd52004-01-02 16:05:07 +000094
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkbc01dd52004-01-02 16:05:07 +000096
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 1250000 }
wdenkbc01dd52004-01-02 16:05:07 +000098
99
100/***********************************************************************
101 * Last Stage Init
102 ***********************************************************************/
103#define CONFIG_LAST_STAGE_INIT
104
105/*
106 * Low Level Configuration Settings
107 */
108
109/*
110 * Internal Memory Mapped (This is not the IMMR content)
111 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_IMMR 0x01C00000 /* Physical start adress of internal memory map */
wdenkbc01dd52004-01-02 16:05:07 +0000113
114/*
115 * Definitions for initial stack pointer and data area
116 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_IMMR + 0x003f9800) /* Physical start adress of internal MPC555 writable RAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200118#define CONFIG_SYS_INIT_RAM_SIZE (CONFIG_SYS_IMMR + 0x003fffff) /* Physical end adress of internal MPC555 used RAM area */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200119#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_INIT_RAM_ADDR) - GENERATED_GBL_DATA_SIZE) /* Offset from the beginning of ram */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_IMMR + 0x03fa000) /* Physical start adress of inital stack */
wdenkbc01dd52004-01-02 16:05:07 +0000121/*
122 * Start addresses for the final memory configuration
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkbc01dd52004-01-02 16:05:07 +0000124 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* Monitor won't change memory map */
126#define CONFIG_SYS_FLASH_BASE 0xffC00000 /* External flash */
wdenkbc01dd52004-01-02 16:05:07 +0000127#define PCI_BASE 0x03000000 /* PCI Base (CS2) */
128#define PCI_CONFIG_BASE 0x04000000 /* PCI & PLD (CS3) */
129#define PLD_CONFIG_BASE 0x04001000 /* PLD (CS3) */
130
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_MONITOR_BASE 0xFFF00000
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200132/* CONFIG_SYS_FLASH_BASE */ /* CONFIG_SYS_TEXT_BASE is defined in the board config.mk file. */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200133 /* This adress is given to the linker with -Ttext to */
134 /* locate the text section at this adress. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 192 kB for Monitor */
136#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkbc01dd52004-01-02 16:05:07 +0000137
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_RESET_ADDRESS (PLD_CONFIG_BASE + 0x10) /* Adress which causes reset */
wdenkbc01dd52004-01-02 16:05:07 +0000139
140/*
141 * For booting Linux, the board info and command line data
142 * have to be in the first 8 MB of memory, since this is
143 * the maximum mapped by the Linux kernel during initialization.
144 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkbc01dd52004-01-02 16:05:07 +0000146
147
148/*-----------------------------------------------------------------------
149 * FLASH organization
150 *-----------------------------------------------------------------------
151 *
152 */
153
David Müller379f3b72011-12-22 13:38:22 +0100154#define CONFIG_SYS_FLASH_PROTECTION
155#define CONFIG_SYS_FLASH_EMPTY_INFO
156
157#define CONFIG_SYS_FLASH_CFI
158#define CONFIG_FLASH_CFI_DRIVER
159
160#define CONFIG_FLASH_SHOW_PROGRESS 45
wdenkbc01dd52004-01-02 16:05:07 +0000161
David Müller379f3b72011-12-22 13:38:22 +0100162#define CONFIG_SYS_MAX_FLASH_BANKS 1
163#define CONFIG_SYS_MAX_FLASH_SECT 128
wdenkbc01dd52004-01-02 16:05:07 +0000164
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200165#define CONFIG_ENV_IS_IN_EEPROM
166#ifdef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200167#define CONFIG_ENV_OFFSET 0
168#define CONFIG_ENV_SIZE 2048
wdenkbc01dd52004-01-02 16:05:07 +0000169#endif
170
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200171#undef CONFIG_ENV_IS_IN_FLASH
172#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200173#define CONFIG_ENV_SIZE 0x00002000 /* Set whole sector as env */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_ENV_OFFSET ((0 - CONFIG_SYS_FLASH_BASE) - CONFIG_ENV_SIZE) /* Environment starts at this adress */
wdenkbc01dd52004-01-02 16:05:07 +0000175#endif
176
177
178#define CONFIG_SPI 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_SPI_CS_USED 0x09 /* CS0 and CS3 are used */
180#define CONFIG_SYS_SPI_CS_BASE 0x08 /* CS3 is active low */
181#define CONFIG_SYS_SPI_CS_ACT 0x00 /* CS3 is active low */
wdenkbc01dd52004-01-02 16:05:07 +0000182/*-----------------------------------------------------------------------
183 * SYPCR - System Protection Control
184 * SYPCR can only be written once after reset!
185 *-----------------------------------------------------------------------
186 * SW Watchdog freeze
187 */
188#undef CONFIG_WATCHDOG
189#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkbc01dd52004-01-02 16:05:07 +0000191 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
192#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkbc01dd52004-01-02 16:05:07 +0000194 SYPCR_SWP)
195#endif /* CONFIG_WATCHDOG */
196
wdenkbc01dd52004-01-02 16:05:07 +0000197/*-----------------------------------------------------------------------
198 * TBSCR - Time Base Status and Control
199 *-----------------------------------------------------------------------
200 * Clear Reference Interrupt Status, Timebase freezing enabled
201 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenkbc01dd52004-01-02 16:05:07 +0000203
204/*-----------------------------------------------------------------------
205 * PISCR - Periodic Interrupt Status and Control
206 *-----------------------------------------------------------------------
207 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
208 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenkbc01dd52004-01-02 16:05:07 +0000210
211/*-----------------------------------------------------------------------
212 * SCCR - System Clock and reset Control Register
213 *-----------------------------------------------------------------------
214 * Set clock output, timebase and RTC source and divider,
215 * power management and some other internal clocks
216 */
217#define SCCR_MASK SCCR_EBDF00
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \
wdenkbc01dd52004-01-02 16:05:07 +0000219 SCCR_COM01 | SCCR_DFNL000 | SCCR_DFNH000)
220
221/*-----------------------------------------------------------------------
222 * SIUMCR - SIU Module Configuration
223 *-----------------------------------------------------------------------
224 * Data show cycle
225 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_EARB | SIUMCR_GPC01 | SIUMCR_MLRC11) /* Disable data show cycle */
wdenkbc01dd52004-01-02 16:05:07 +0000227
228/*-----------------------------------------------------------------------
229 * PLPRCR - PLL, Low-Power, and Reset Control Register
230 *-----------------------------------------------------------------------
231 * Set all bits to 40 Mhz
232 *
233 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_OSC_CLK ((uint)4000000) /* Oscillator clock is 4MHz */
wdenkbc01dd52004-01-02 16:05:07 +0000235
236
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_PLPRCR (PLPRCR_MF_9 | PLPRCR_DIVF_0)
wdenkbc01dd52004-01-02 16:05:07 +0000238
239/*-----------------------------------------------------------------------
240 * UMCR - UIMB Module Configuration Register
241 *-----------------------------------------------------------------------
242 *
243 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_UMCR (UMCR_FSPEED) /* IMB clock same as U-bus */
wdenkbc01dd52004-01-02 16:05:07 +0000245
246/*-----------------------------------------------------------------------
247 * ICTRL - I-Bus Support Control Register
248 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_ICTRL (ICTRL_ISCT_SER_7) /* Take out of serialized mode */
wdenkbc01dd52004-01-02 16:05:07 +0000250
251/*-----------------------------------------------------------------------
252 * USIU - Memory Controller Register
253 *-----------------------------------------------------------------------
254 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_V | BR_BI | BR_PS_16 | BR_SETA)
256#define CONFIG_SYS_OR0_PRELIM (0xffc00000) /* SCY is not used if external TA is set */
wdenkbc01dd52004-01-02 16:05:07 +0000257/* SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_SDRAM_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA)
259#define CONFIG_SYS_OR1_PRELIM (OR_ADDR_MK_FF) /* SCY is not used if external TA is set */
wdenkbc01dd52004-01-02 16:05:07 +0000260/* PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_BR2_PRELIM (PCI_BASE | BR_V | BR_PS_32 | BR_SETA)
262#define CONFIG_SYS_OR2_PRELIM (OR_ADDR_MK_FF)
wdenkbc01dd52004-01-02 16:05:07 +0000263/* config registers: */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_BR3_PRELIM (PCI_CONFIG_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA)
265#define CONFIG_SYS_OR3_PRELIM (0xffff0000)
wdenkbc01dd52004-01-02 16:05:07 +0000266
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* We don't realign the flash */
wdenkbc01dd52004-01-02 16:05:07 +0000268
269/*-----------------------------------------------------------------------
270 * DER - Timer Decrementer
271 *-----------------------------------------------------------------------
272 * Initialise to zero
273 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_DER 0x00000000
wdenkbc01dd52004-01-02 16:05:07 +0000275
wdenkbc01dd52004-01-02 16:05:07 +0000276#define VERSION_TAG "released"
277#define CONFIG_ISO_STRING "MEV-10084-001"
278
279#define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG
280
281#endif /* __CONFIG_H */