Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 1 | /* |
Jerry Huang | 84da7cb | 2011-11-03 14:46:12 +0800 | [diff] [blame] | 2 | * Copyright (C) 2006,2011 Freescale Semiconductor, Inc. |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 3 | * |
| 4 | * Dave Liu <daveliu@freescale.com> |
| 5 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 6 | * SPDX-License-Identifier: GPL-2.0+ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #ifndef __CONFIG_H |
| 10 | #define __CONFIG_H |
| 11 | |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 12 | /* |
| 13 | * High Level Configuration Options |
| 14 | */ |
| 15 | #define CONFIG_E300 1 /* E300 family */ |
| 16 | #define CONFIG_QE 1 /* Has QE */ |
Peter Tyser | 62e7398 | 2009-05-22 17:23:24 -0500 | [diff] [blame] | 17 | #define CONFIG_MPC83xx 1 /* MPC83xx family */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 18 | #define CONFIG_MPC8360 1 /* MPC8360 CPU specific */ |
| 19 | #define CONFIG_MPC8360EMDS 1 /* MPC8360EMDS board specific */ |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 20 | |
| 21 | #define CONFIG_SYS_TEXT_BASE 0xFE000000 |
| 22 | |
Tony Li | c8b57f1 | 2007-08-17 10:35:59 +0800 | [diff] [blame] | 23 | #undef CONFIG_PQ_MDS_PIB /* POWERQUICC MDS Platform IO Board */ |
| 24 | #undef CONFIG_PQ_MDS_PIB_ATM /* QOC3 ATM card */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 25 | |
| 26 | /* |
| 27 | * System Clock Setup |
| 28 | */ |
Jerry Huang | 1b506da | 2011-11-07 13:20:21 +0800 | [diff] [blame] | 29 | #ifdef CONFIG_CLKIN_33MHZ |
| 30 | #ifdef CONFIG_PCISLAVE |
| 31 | #define CONFIG_83XX_PCICLK 33330000 /* in HZ */ |
| 32 | #else |
| 33 | #define CONFIG_83XX_CLKIN 33330000 /* in Hz */ |
| 34 | #endif |
| 35 | |
| 36 | #ifndef CONFIG_SYS_CLK_FREQ |
| 37 | #define CONFIG_SYS_CLK_FREQ 33330000 |
| 38 | #endif |
| 39 | |
| 40 | #elif defined(CONFIG_CLKIN_66MHZ) |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 41 | #ifdef CONFIG_PCISLAVE |
| 42 | #define CONFIG_83XX_PCICLK 66000000 /* in HZ */ |
| 43 | #else |
| 44 | #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ |
| 45 | #endif |
| 46 | |
| 47 | #ifndef CONFIG_SYS_CLK_FREQ |
| 48 | #define CONFIG_SYS_CLK_FREQ 66000000 |
| 49 | #endif |
Jerry Huang | 1b506da | 2011-11-07 13:20:21 +0800 | [diff] [blame] | 50 | #else |
| 51 | #error Unknown oscillator frequency. |
| 52 | #endif |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 53 | |
| 54 | /* |
| 55 | * Hardware Reset Configuration Word |
| 56 | */ |
Jerry Huang | 1b506da | 2011-11-07 13:20:21 +0800 | [diff] [blame] | 57 | #ifdef CONFIG_CLKIN_33MHZ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 58 | #define CONFIG_SYS_HRCW_LOW (\ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 59 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 60 | HRCWL_DDR_TO_SCB_CLK_1X1 |\ |
Jerry Huang | 1b506da | 2011-11-07 13:20:21 +0800 | [diff] [blame] | 61 | HRCWL_CSB_TO_CLKIN_8X1 |\ |
| 62 | HRCWL_VCO_1X2 |\ |
| 63 | HRCWL_CE_PLL_VCO_DIV_4 |\ |
| 64 | HRCWL_CE_PLL_DIV_1X1 |\ |
| 65 | HRCWL_CE_TO_PLL_1X15 |\ |
| 66 | HRCWL_CORE_TO_CSB_2X1) |
| 67 | #elif defined(CONFIG_CLKIN_66MHZ) |
| 68 | #define CONFIG_SYS_HRCW_LOW (\ |
| 69 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 70 | HRCWL_DDR_TO_SCB_CLK_1X1 |\ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 71 | HRCWL_CSB_TO_CLKIN_4X1 |\ |
| 72 | HRCWL_VCO_1X2 |\ |
| 73 | HRCWL_CE_PLL_VCO_DIV_4 |\ |
| 74 | HRCWL_CE_PLL_DIV_1X1 |\ |
| 75 | HRCWL_CE_TO_PLL_1X6 |\ |
| 76 | HRCWL_CORE_TO_CSB_2X1) |
Jerry Huang | 1b506da | 2011-11-07 13:20:21 +0800 | [diff] [blame] | 77 | #endif |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 78 | |
| 79 | #ifdef CONFIG_PCISLAVE |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 80 | #define CONFIG_SYS_HRCW_HIGH (\ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 81 | HRCWH_PCI_AGENT |\ |
| 82 | HRCWH_PCI1_ARBITER_DISABLE |\ |
| 83 | HRCWH_PCICKDRV_DISABLE |\ |
| 84 | HRCWH_CORE_ENABLE |\ |
| 85 | HRCWH_FROM_0XFFF00100 |\ |
| 86 | HRCWH_BOOTSEQ_DISABLE |\ |
| 87 | HRCWH_SW_WATCHDOG_DISABLE |\ |
| 88 | HRCWH_ROM_LOC_LOCAL_16BIT) |
| 89 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 90 | #define CONFIG_SYS_HRCW_HIGH (\ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 91 | HRCWH_PCI_HOST |\ |
| 92 | HRCWH_PCI1_ARBITER_ENABLE |\ |
| 93 | HRCWH_PCICKDRV_ENABLE |\ |
| 94 | HRCWH_CORE_ENABLE |\ |
| 95 | HRCWH_FROM_0X00000100 |\ |
| 96 | HRCWH_BOOTSEQ_DISABLE |\ |
| 97 | HRCWH_SW_WATCHDOG_DISABLE |\ |
| 98 | HRCWH_ROM_LOC_LOCAL_16BIT) |
| 99 | #endif |
| 100 | |
| 101 | /* |
| 102 | * System IO Config |
| 103 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 104 | #define CONFIG_SYS_SICRH 0x00000000 |
| 105 | #define CONFIG_SYS_SICRL 0x40000000 |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 106 | |
| 107 | #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ |
Tony Li | c8b57f1 | 2007-08-17 10:35:59 +0800 | [diff] [blame] | 108 | #define CONFIG_BOARD_EARLY_INIT_R |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 109 | |
| 110 | /* |
| 111 | * IMMR new address |
| 112 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_IMMR 0xE0000000 |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 114 | |
| 115 | /* |
| 116 | * DDR Setup |
| 117 | */ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 118 | #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ |
| 119 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE |
| 120 | /* + 256M */ |
| 121 | #define CONFIG_SYS_SDRAM_BASE2 (CONFIG_SYS_SDRAM_BASE + 0x10000000) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 122 | #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 123 | #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \ |
| 124 | | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 125 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 126 | #define CONFIG_SYS_83XX_DDR_USES_CS0 |
Kim Phillips | 774e1b5 | 2006-11-01 00:10:40 -0600 | [diff] [blame] | 127 | |
Xie Xiaobo | a9be42a | 2007-02-14 18:27:06 +0800 | [diff] [blame] | 128 | #define CONFIG_DDR_ECC /* support DDR ECC function */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 129 | #define CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */ |
| 130 | |
Xie Xiaobo | a9be42a | 2007-02-14 18:27:06 +0800 | [diff] [blame] | 131 | /* |
| 132 | * DDRCDR - DDR Control Driver Register |
| 133 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 |
Xie Xiaobo | a9be42a | 2007-02-14 18:27:06 +0800 | [diff] [blame] | 135 | |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 136 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ |
| 137 | #if defined(CONFIG_SPD_EEPROM) |
| 138 | /* |
| 139 | * Determine DDR configuration from I2C interface. |
| 140 | */ |
| 141 | #define SPD_EEPROM_ADDRESS 0x52 /* DDR SODIMM */ |
| 142 | #else |
| 143 | /* |
| 144 | * Manually set up DDR parameters |
| 145 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 146 | #define CONFIG_SYS_DDR_SIZE 256 /* MB */ |
Xie Xiaobo | a9be42a | 2007-02-14 18:27:06 +0800 | [diff] [blame] | 147 | #if defined(CONFIG_DDR_II) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 148 | #define CONFIG_SYS_DDRCDR 0x80080001 |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 149 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 150 | #define CONFIG_SYS_DDR_CS0_CONFIG 0x80330102 |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 151 | #define CONFIG_SYS_DDR_TIMING_0 0x00220802 |
| 152 | #define CONFIG_SYS_DDR_TIMING_1 0x38357322 |
| 153 | #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8 |
| 154 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
| 155 | #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 156 | #define CONFIG_SYS_DDR_MODE 0x47d00432 |
| 157 | #define CONFIG_SYS_DDR_MODE2 0x8000c000 |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 158 | #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 159 | #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 |
| 160 | #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 |
Xie Xiaobo | a9be42a | 2007-02-14 18:27:06 +0800 | [diff] [blame] | 161 | #else |
Joe Hershberger | 5ade390 | 2011-10-11 23:57:31 -0500 | [diff] [blame] | 162 | #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ |
| 163 | | CSCONFIG_ROW_BIT_13 \ |
| 164 | | CSCONFIG_COL_BIT_9) |
| 165 | #define CONFIG_SYS_DDR_CS1_CONFIG CONFIG_SYS_DDR_CS0_CONFIG |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 166 | #define CONFIG_SYS_DDR_TIMING_1 0x37344321 /* tCL-tRCD-tRP-tRAS=2.5-3-3-7 */ |
| 167 | #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* may need tuning */ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 168 | #define CONFIG_SYS_DDR_CONTROL 0x42008000 /* Self refresh,2T timing */ |
| 169 | #define CONFIG_SYS_DDR_MODE 0x20000162 /* DLL,normal,seq,4/2.5 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 170 | #define CONFIG_SYS_DDR_INTERVAL 0x045b0100 /* page mode */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 171 | #endif |
Xie Xiaobo | a9be42a | 2007-02-14 18:27:06 +0800 | [diff] [blame] | 172 | #endif |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 173 | |
| 174 | /* |
| 175 | * Memory test |
| 176 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 177 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
| 178 | #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ |
| 179 | #define CONFIG_SYS_MEMTEST_END 0x00100000 |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 180 | |
| 181 | /* |
| 182 | * The reserved memory |
| 183 | */ |
| 184 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 186 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 188 | #define CONFIG_SYS_RAMBOOT |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 189 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #undef CONFIG_SYS_RAMBOOT |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 191 | #endif |
| 192 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 194 | #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ |
Kim Phillips | 831d2f6 | 2012-06-30 18:29:20 -0500 | [diff] [blame] | 195 | #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 196 | |
| 197 | /* |
| 198 | * Initial RAM Base Address Setup |
| 199 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 201 | #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 202 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 203 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
| 204 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 205 | |
| 206 | /* |
| 207 | * Local Bus Configuration & Clock Setup |
| 208 | */ |
Kim Phillips | 328040a | 2009-09-25 18:19:44 -0500 | [diff] [blame] | 209 | #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP |
| 210 | #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 211 | #define CONFIG_SYS_LBC_LBCR 0x00000000 |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 212 | |
| 213 | /* |
| 214 | * FLASH on the Local Bus |
| 215 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 216 | #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 217 | #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 218 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ |
| 219 | #define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 220 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ |
| 221 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 222 | |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 223 | /* Window base at flash base */ |
| 224 | #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 225 | #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB) |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 226 | |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 227 | #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 228 | | BR_PS_16 /* 16 bit port */ \ |
| 229 | | BR_MS_GPCM /* MSEL = GPCM */ \ |
| 230 | | BR_V) /* valid */ |
| 231 | #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ |
| 232 | | OR_GPCM_XAM \ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 233 | | OR_GPCM_CSNT \ |
| 234 | | OR_GPCM_ACS_DIV2 \ |
| 235 | | OR_GPCM_XACS \ |
| 236 | | OR_GPCM_SCY_15 \ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 237 | | OR_GPCM_TRLX_SET \ |
| 238 | | OR_GPCM_EHTR_SET \ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 239 | | OR_GPCM_EAD) |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 240 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 241 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 242 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 243 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 244 | #undef CONFIG_SYS_FLASH_CHECKSUM |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 245 | |
| 246 | /* |
| 247 | * BCSR on the Local Bus |
| 248 | */ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 249 | #define CONFIG_SYS_BCSR 0xF8000000 |
| 250 | /* Access window base at BCSR base */ |
| 251 | #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 252 | #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_64KB) |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 253 | |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 254 | #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \ |
| 255 | | BR_PS_8 \ |
| 256 | | BR_MS_GPCM \ |
| 257 | | BR_V) |
| 258 | #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ |
| 259 | | OR_GPCM_XAM \ |
| 260 | | OR_GPCM_CSNT \ |
| 261 | | OR_GPCM_XACS \ |
| 262 | | OR_GPCM_SCY_15 \ |
| 263 | | OR_GPCM_TRLX_SET \ |
| 264 | | OR_GPCM_EHTR_SET \ |
| 265 | | OR_GPCM_EAD) |
| 266 | /* 0xFFFFE9F7 */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 267 | |
| 268 | /* |
| 269 | * SDRAM on the Local Bus |
| 270 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 271 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */ |
| 272 | #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 273 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 274 | #define CONFIG_SYS_LB_SDRAM /* if board has SRDAM on local bus */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 275 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 276 | #ifdef CONFIG_SYS_LB_SDRAM |
Anton Vorontsov | fa9e297 | 2008-09-10 18:12:37 +0400 | [diff] [blame] | 277 | #define CONFIG_SYS_LBLAWBAR2 0 |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 278 | #define CONFIG_SYS_LBLAWAR2 (LBLAWAR_EN | LBLAWAR_64MB) |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 279 | |
| 280 | /*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */ |
| 281 | /* |
| 282 | * Base Register 2 and Option Register 2 configure SDRAM. |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 283 | * |
| 284 | * For BR2, need: |
Anton Vorontsov | fa9e297 | 2008-09-10 18:12:37 +0400 | [diff] [blame] | 285 | * Base address = BR[0:16] = dynamic |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 286 | * port size = 32-bits = BR2[19:20] = 11 |
| 287 | * no parity checking = BR2[21:22] = 00 |
| 288 | * SDRAM for MSEL = BR2[24:26] = 011 |
| 289 | * Valid = BR[31] = 1 |
| 290 | * |
Wolfgang Denk | 87b3d4b | 2006-11-30 18:02:20 +0100 | [diff] [blame] | 291 | * 0 4 8 12 16 20 24 28 |
Anton Vorontsov | fa9e297 | 2008-09-10 18:12:37 +0400 | [diff] [blame] | 292 | * xxxx xxxx xxxx xxxx x001 1000 0110 0001 = 00001861 |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 293 | */ |
| 294 | |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 295 | /* Port size=32bit, MSEL=DRAM */ |
| 296 | #define CONFIG_SYS_BR2 (BR_PS_32 | BR_MS_SDRAM | BR_V) /* 0xF0001861 */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 297 | |
| 298 | /* |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 299 | * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 300 | * |
| 301 | * For OR2, need: |
| 302 | * 64MB mask for AM, OR2[0:7] = 1111 1100 |
| 303 | * XAM, OR2[17:18] = 11 |
| 304 | * 9 columns OR2[19-21] = 010 |
Wolfgang Denk | 87b3d4b | 2006-11-30 18:02:20 +0100 | [diff] [blame] | 305 | * 13 rows OR2[23-25] = 100 |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 306 | * EAD set for extra time OR[31] = 1 |
| 307 | * |
Wolfgang Denk | 87b3d4b | 2006-11-30 18:02:20 +0100 | [diff] [blame] | 308 | * 0 4 8 12 16 20 24 28 |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 309 | * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 |
| 310 | */ |
| 311 | |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 312 | #define CONFIG_SYS_OR2 (MEG_TO_AM(CONFIG_SYS_LBC_SDRAM_SIZE) \ |
| 313 | | OR_SDRAM_XAM \ |
| 314 | | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \ |
| 315 | | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \ |
| 316 | | OR_SDRAM_EAD) |
| 317 | /* 0xFC006901 */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 318 | |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 319 | /* LB sdram refresh timer, about 6us */ |
| 320 | #define CONFIG_SYS_LBC_LSRT 0x32000000 |
| 321 | /* LB refresh timer prescal, 266MHz/32 */ |
| 322 | #define CONFIG_SYS_LBC_MRTPR 0x20000000 |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 323 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 324 | #define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723 |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 325 | |
| 326 | /* |
| 327 | * SDRAM Controller configuration sequence. |
| 328 | */ |
Kumar Gala | ac05b5e | 2009-03-26 01:34:39 -0500 | [diff] [blame] | 329 | #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) |
| 330 | #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) |
| 331 | #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) |
| 332 | #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) |
| 333 | #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 334 | |
| 335 | #endif |
| 336 | |
| 337 | /* |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 338 | * Windows to access Platform I/O Boards (PIB) via local bus |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 339 | */ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 340 | #define CONFIG_SYS_PIB_BASE 0xF8008000 |
| 341 | #define CONFIG_SYS_PIB_WINDOW_SIZE (32 * 1024) |
| 342 | |
| 343 | /* [RFC] This LBLAW only covers the 2nd window (CS5) */ |
| 344 | #define CONFIG_SYS_LBLAWBAR3_PRELIM \ |
| 345 | CONFIG_SYS_PIB_BASE + CONFIG_SYS_PIB_WINDOW_SIZE |
| 346 | #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 347 | |
| 348 | /* |
| 349 | * CS4 on Local Bus, to PIB |
| 350 | */ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 351 | /* CS4 base address at 0xf8008000 */ |
| 352 | #define CONFIG_SYS_BR4_PRELIM (CONFIG_SYS_PIB_BASE \ |
| 353 | | BR_PS_8 \ |
| 354 | | BR_MS_GPCM \ |
| 355 | | BR_V) |
| 356 | /* 0xF8008801 */ |
| 357 | #define CONFIG_SYS_OR4_PRELIM (OR_AM_32KB \ |
| 358 | | OR_GPCM_XAM \ |
| 359 | | OR_GPCM_CSNT \ |
| 360 | | OR_GPCM_XACS \ |
| 361 | | OR_GPCM_SCY_15 \ |
| 362 | | OR_GPCM_TRLX_SET \ |
| 363 | | OR_GPCM_EHTR_SET \ |
| 364 | | OR_GPCM_EAD) |
| 365 | /* 0xffffe9f7 */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 366 | |
| 367 | /* |
| 368 | * CS5 on Local Bus, to PIB |
| 369 | */ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 370 | /* CS5 base address at 0xf8010000 */ |
| 371 | #define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_PIB_BASE + \ |
| 372 | CONFIG_SYS_PIB_WINDOW_SIZE) \ |
| 373 | | BR_PS_8 \ |
| 374 | | BR_MS_GPCM \ |
| 375 | | BR_V) |
| 376 | /* 0xF8010801 */ |
| 377 | #define CONFIG_SYS_OR5_PRELIM (CONFIG_SYS_PIB_BASE \ |
| 378 | | OR_GPCM_XAM \ |
| 379 | | OR_GPCM_CSNT \ |
| 380 | | OR_GPCM_XACS \ |
| 381 | | OR_GPCM_SCY_15 \ |
| 382 | | OR_GPCM_TRLX_SET \ |
| 383 | | OR_GPCM_EHTR_SET \ |
| 384 | | OR_GPCM_EAD) |
| 385 | /* 0xffffe9f7 */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 386 | |
| 387 | /* |
| 388 | * Serial Port |
| 389 | */ |
| 390 | #define CONFIG_CONS_INDEX 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 391 | #define CONFIG_SYS_NS16550 |
| 392 | #define CONFIG_SYS_NS16550_SERIAL |
| 393 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 394 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 395 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 396 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 397 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 398 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 399 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) |
| 400 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 401 | |
Kim Phillips | f3c1478 | 2007-02-27 18:41:08 -0600 | [diff] [blame] | 402 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ |
Kim Phillips | 26c16d8 | 2010-04-15 17:36:05 -0500 | [diff] [blame] | 403 | #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 404 | /* Use the HUSH parser */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 405 | #define CONFIG_SYS_HUSH_PARSER |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 406 | |
Kim Phillips | 774e1b5 | 2006-11-01 00:10:40 -0600 | [diff] [blame] | 407 | /* pass open firmware flat tree */ |
Gerald Van Baren | d6abef4 | 2007-03-31 12:23:51 -0400 | [diff] [blame] | 408 | #define CONFIG_OF_LIBFDT 1 |
Kim Phillips | 774e1b5 | 2006-11-01 00:10:40 -0600 | [diff] [blame] | 409 | #define CONFIG_OF_BOARD_SETUP 1 |
Kim Phillips | fd47a74 | 2007-12-20 14:09:22 -0600 | [diff] [blame] | 410 | #define CONFIG_OF_STDOUT_VIA_ALIAS 1 |
Kim Phillips | 774e1b5 | 2006-11-01 00:10:40 -0600 | [diff] [blame] | 411 | |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 412 | /* I2C */ |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 413 | #define CONFIG_SYS_I2C |
| 414 | #define CONFIG_SYS_I2C_FSL |
| 415 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 416 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 417 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 418 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x52} } |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 419 | |
| 420 | /* |
| 421 | * Config on-board RTC |
| 422 | */ |
| 423 | #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 424 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 425 | |
| 426 | /* |
| 427 | * General PCI |
| 428 | * Addresses are mapped 1-1. |
| 429 | */ |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 430 | #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 |
| 431 | #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE |
| 432 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ |
| 433 | #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 |
| 434 | #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE |
| 435 | #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ |
| 436 | #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 |
| 437 | #define CONFIG_SYS_PCI1_IO_PHYS 0xE0300000 |
| 438 | #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 439 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 440 | #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE |
| 441 | #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 |
| 442 | #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 443 | |
| 444 | |
| 445 | #ifdef CONFIG_PCI |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 446 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 447 | |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 448 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
Kim Phillips | 57a2af3 | 2009-07-18 18:42:13 -0500 | [diff] [blame] | 449 | #define CONFIG_83XX_PCI_STREAMING |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 450 | |
| 451 | #undef CONFIG_EEPRO100 |
| 452 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 453 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 454 | |
| 455 | #endif /* CONFIG_PCI */ |
| 456 | |
| 457 | |
Anton Vorontsov | 8d12923 | 2009-09-16 23:22:08 +0400 | [diff] [blame] | 458 | #define CONFIG_HWCONFIG 1 |
| 459 | |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 460 | /* |
Dave Liu | e732e9c | 2006-11-03 12:11:15 -0600 | [diff] [blame] | 461 | * QE UEC ethernet configuration |
| 462 | */ |
| 463 | #define CONFIG_UEC_ETH |
Kim Phillips | b42cf5f | 2010-07-26 18:34:57 -0500 | [diff] [blame] | 464 | #define CONFIG_ETHPRIME "UEC0" |
Dave Liu | e732e9c | 2006-11-03 12:11:15 -0600 | [diff] [blame] | 465 | #define CONFIG_PHY_MODE_NEED_CHANGE |
| 466 | |
| 467 | #define CONFIG_UEC_ETH1 /* GETH1 */ |
| 468 | |
| 469 | #ifdef CONFIG_UEC_ETH1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 470 | #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ |
| 471 | #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE |
| 472 | #define CONFIG_SYS_UEC1_TX_CLK QE_CLK9 |
| 473 | #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH |
| 474 | #define CONFIG_SYS_UEC1_PHY_ADDR 0 |
Andy Fleming | 7832a46 | 2011-04-13 00:37:12 -0500 | [diff] [blame] | 475 | #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID |
Heiko Schocher | 40b44bc | 2010-01-20 09:04:28 +0100 | [diff] [blame] | 476 | #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000 |
Dave Liu | e732e9c | 2006-11-03 12:11:15 -0600 | [diff] [blame] | 477 | #endif |
| 478 | |
| 479 | #define CONFIG_UEC_ETH2 /* GETH2 */ |
| 480 | |
| 481 | #ifdef CONFIG_UEC_ETH2 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 482 | #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ |
| 483 | #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE |
| 484 | #define CONFIG_SYS_UEC2_TX_CLK QE_CLK4 |
| 485 | #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH |
| 486 | #define CONFIG_SYS_UEC2_PHY_ADDR 1 |
Andy Fleming | 7832a46 | 2011-04-13 00:37:12 -0500 | [diff] [blame] | 487 | #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID |
Heiko Schocher | 40b44bc | 2010-01-20 09:04:28 +0100 | [diff] [blame] | 488 | #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000 |
Dave Liu | e732e9c | 2006-11-03 12:11:15 -0600 | [diff] [blame] | 489 | #endif |
| 490 | |
| 491 | /* |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 492 | * Environment |
| 493 | */ |
| 494 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 495 | #ifndef CONFIG_SYS_RAMBOOT |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 496 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 497 | #define CONFIG_ENV_ADDR \ |
| 498 | (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 499 | #define CONFIG_ENV_SECT_SIZE 0x20000 |
| 500 | #define CONFIG_ENV_SIZE 0x2000 |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 501 | #else |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 502 | #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ |
Jean-Christophe PLAGNIOL-VILLARD | 68a8756 | 2008-09-10 22:48:00 +0200 | [diff] [blame] | 503 | #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 504 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 505 | #define CONFIG_ENV_SIZE 0x2000 |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 506 | #endif |
| 507 | |
| 508 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 509 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 510 | |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 511 | /* |
Jon Loeliger | ed26c74 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 512 | * BOOTP options |
| 513 | */ |
| 514 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 515 | #define CONFIG_BOOTP_BOOTPATH |
| 516 | #define CONFIG_BOOTP_GATEWAY |
| 517 | #define CONFIG_BOOTP_HOSTNAME |
| 518 | |
| 519 | |
| 520 | /* |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 521 | * Command line configuration. |
| 522 | */ |
| 523 | #include <config_cmd_default.h> |
| 524 | |
| 525 | #define CONFIG_CMD_PING |
| 526 | #define CONFIG_CMD_I2C |
| 527 | #define CONFIG_CMD_ASKENV |
Jerry Van Baren | c234372 | 2008-01-12 13:24:14 -0500 | [diff] [blame] | 528 | #define CONFIG_CMD_SDRAM |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 529 | |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 530 | #if defined(CONFIG_PCI) |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 531 | #define CONFIG_CMD_PCI |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 532 | #endif |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 533 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 534 | #if defined(CONFIG_SYS_RAMBOOT) |
Mike Frysinger | 78dcaf4 | 2009-01-28 19:08:14 -0500 | [diff] [blame] | 535 | #undef CONFIG_CMD_SAVEENV |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 536 | #undef CONFIG_CMD_LOADS |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 537 | #endif |
| 538 | |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 539 | |
| 540 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 541 | |
| 542 | /* |
| 543 | * Miscellaneous configurable options |
| 544 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 545 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 546 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 547 | |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 548 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 549 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 550 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 551 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 552 | #endif |
| 553 | |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 554 | /* Print Buffer Size */ |
| 555 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) |
| 556 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 557 | /* Boot Argument Buffer Size */ |
| 558 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 559 | |
| 560 | /* |
| 561 | * For booting Linux, the board info and command line data |
Ira W. Snyder | c5a22d0 | 2010-09-10 15:42:32 -0700 | [diff] [blame] | 562 | * have to be in the first 256 MB of memory, since this is |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 563 | * the maximum mapped by the Linux kernel during initialization. |
| 564 | */ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 565 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 566 | |
| 567 | /* |
| 568 | * Core HID Setup |
| 569 | */ |
Kim Phillips | f3c7cd9 | 2010-04-20 19:37:54 -0500 | [diff] [blame] | 570 | #define CONFIG_SYS_HID0_INIT 0x000000000 |
| 571 | #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ |
| 572 | HID0_ENABLE_INSTRUCTION_CACHE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 573 | #define CONFIG_SYS_HID2 HID2_HBE |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 574 | |
| 575 | /* |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 576 | * MMU Setup |
| 577 | */ |
| 578 | |
Becky Bruce | 03ea1be | 2008-05-08 19:02:12 -0500 | [diff] [blame] | 579 | #define CONFIG_HIGH_BATS 1 /* High BATs supported */ |
Jerry Huang | 84da7cb | 2011-11-03 14:46:12 +0800 | [diff] [blame] | 580 | #define CONFIG_BAT_RW |
Becky Bruce | 03ea1be | 2008-05-08 19:02:12 -0500 | [diff] [blame] | 581 | |
Anton Vorontsov | fa9e297 | 2008-09-10 18:12:37 +0400 | [diff] [blame] | 582 | /* DDR/LBC SDRAM: cacheable */ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 583 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 584 | | BATL_PP_RW \ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 585 | | BATL_MEMCOHERENCE) |
| 586 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ |
| 587 | | BATU_BL_256M \ |
| 588 | | BATU_VS \ |
| 589 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 590 | #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L |
| 591 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 592 | |
| 593 | /* IMMRBAR & PCI IO: cache-inhibit and guarded */ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 594 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 595 | | BATL_PP_RW \ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 596 | | BATL_CACHEINHIBIT \ |
| 597 | | BATL_GUARDEDSTORAGE) |
| 598 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \ |
| 599 | | BATU_BL_4M \ |
| 600 | | BATU_VS \ |
| 601 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 602 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L |
| 603 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 604 | |
| 605 | /* BCSR: cache-inhibit and guarded */ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 606 | #define CONFIG_SYS_IBAT2L (CONFIG_SYS_BCSR \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 607 | | BATL_PP_RW \ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 608 | | BATL_CACHEINHIBIT \ |
| 609 | | BATL_GUARDEDSTORAGE) |
| 610 | #define CONFIG_SYS_IBAT2U (CONFIG_SYS_BCSR \ |
| 611 | | BATU_BL_128K \ |
| 612 | | BATU_VS \ |
| 613 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 614 | #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L |
| 615 | #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 616 | |
| 617 | /* FLASH: icache cacheable, but dcache-inhibit and guarded */ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 618 | #define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 619 | | BATL_PP_RW \ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 620 | | BATL_MEMCOHERENCE) |
| 621 | #define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE \ |
| 622 | | BATU_BL_32M \ |
| 623 | | BATU_VS \ |
| 624 | | BATU_VP) |
| 625 | #define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 626 | | BATL_PP_RW \ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 627 | | BATL_CACHEINHIBIT \ |
| 628 | | BATL_GUARDEDSTORAGE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 629 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 630 | |
Anton Vorontsov | fa9e297 | 2008-09-10 18:12:37 +0400 | [diff] [blame] | 631 | /* DDR/LBC SDRAM next 256M: cacheable */ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 632 | #define CONFIG_SYS_IBAT4L (CONFIG_SYS_SDRAM_BASE2 \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 633 | | BATL_PP_RW \ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 634 | | BATL_MEMCOHERENCE) |
| 635 | #define CONFIG_SYS_IBAT4U (CONFIG_SYS_SDRAM_BASE2 \ |
| 636 | | BATU_BL_256M \ |
| 637 | | BATU_VS \ |
| 638 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 639 | #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L |
| 640 | #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 641 | |
| 642 | /* Stack in dcache: cacheable, no memory coherence */ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 643 | #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 644 | #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \ |
| 645 | | BATU_BL_128K \ |
| 646 | | BATU_VS \ |
| 647 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 648 | #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L |
| 649 | #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 650 | |
| 651 | #ifdef CONFIG_PCI |
| 652 | /* PCI MEM space: cacheable */ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 653 | #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MEM_PHYS \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 654 | | BATL_PP_RW \ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 655 | | BATL_MEMCOHERENCE) |
| 656 | #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MEM_PHYS \ |
| 657 | | BATU_BL_256M \ |
| 658 | | BATU_VS \ |
| 659 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 660 | #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L |
| 661 | #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 662 | /* PCI MMIO space: cache-inhibit and guarded */ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 663 | #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI1_MMIO_PHYS \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 664 | | BATL_PP_RW \ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 665 | | BATL_CACHEINHIBIT \ |
| 666 | | BATL_GUARDEDSTORAGE) |
| 667 | #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI1_MMIO_PHYS \ |
| 668 | | BATU_BL_256M \ |
| 669 | | BATU_VS \ |
| 670 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 671 | #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L |
| 672 | #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 673 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 674 | #define CONFIG_SYS_IBAT6L (0) |
| 675 | #define CONFIG_SYS_IBAT6U (0) |
| 676 | #define CONFIG_SYS_IBAT7L (0) |
| 677 | #define CONFIG_SYS_IBAT7U (0) |
| 678 | #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L |
| 679 | #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U |
| 680 | #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L |
| 681 | #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 682 | #endif |
| 683 | |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 684 | #if defined(CONFIG_CMD_KGDB) |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 685 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ |
| 686 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
| 687 | #endif |
| 688 | |
| 689 | /* |
| 690 | * Environment Configuration |
| 691 | */ |
| 692 | |
| 693 | #define CONFIG_ENV_OVERWRITE |
| 694 | |
| 695 | #if defined(CONFIG_UEC_ETH) |
Kim Phillips | 007fbba | 2008-01-09 15:24:06 -0600 | [diff] [blame] | 696 | #define CONFIG_HAS_ETH0 |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 697 | #define CONFIG_HAS_ETH1 |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 698 | #endif |
| 699 | |
Wolfgang Denk | 87b3d4b | 2006-11-30 18:02:20 +0100 | [diff] [blame] | 700 | #define CONFIG_BAUDRATE 115200 |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 701 | |
Kim Phillips | fd3a3fc | 2009-08-21 16:34:38 -0500 | [diff] [blame] | 702 | #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 703 | |
Wolfgang Denk | 87b3d4b | 2006-11-30 18:02:20 +0100 | [diff] [blame] | 704 | #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ |
| 705 | #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 706 | |
Wolfgang Denk | 87b3d4b | 2006-11-30 18:02:20 +0100 | [diff] [blame] | 707 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 708 | "netdev=eth0\0" \ |
| 709 | "consoledev=ttyS0\0" \ |
| 710 | "ramdiskaddr=1000000\0" \ |
| 711 | "ramdiskfile=ramfs.83xx\0" \ |
| 712 | "fdtaddr=780000\0" \ |
| 713 | "fdtfile=mpc836x_mds.dtb\0" \ |
| 714 | "" |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 715 | |
Wolfgang Denk | 87b3d4b | 2006-11-30 18:02:20 +0100 | [diff] [blame] | 716 | #define CONFIG_NFSBOOTCOMMAND \ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 717 | "setenv bootargs root=/dev/nfs rw " \ |
| 718 | "nfsroot=$serverip:$rootpath " \ |
| 719 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ |
| 720 | "$netdev:off " \ |
| 721 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 722 | "tftp $loadaddr $bootfile;" \ |
| 723 | "tftp $fdtaddr $fdtfile;" \ |
| 724 | "bootm $loadaddr - $fdtaddr" |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 725 | |
Kim Phillips | 774e1b5 | 2006-11-01 00:10:40 -0600 | [diff] [blame] | 726 | #define CONFIG_RAMBOOTCOMMAND \ |
Joe Hershberger | 1ed5318 | 2011-10-11 23:57:16 -0500 | [diff] [blame] | 727 | "setenv bootargs root=/dev/ram rw " \ |
| 728 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 729 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 730 | "tftp $loadaddr $bootfile;" \ |
| 731 | "tftp $fdtaddr $fdtfile;" \ |
| 732 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
Kim Phillips | 774e1b5 | 2006-11-01 00:10:40 -0600 | [diff] [blame] | 733 | |
Dave Liu | a46daea | 2006-11-03 19:33:44 -0600 | [diff] [blame] | 734 | |
| 735 | #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND |
| 736 | |
| 737 | #endif /* __CONFIG_H */ |