blob: 05aeedc4107323acf9676b1357b4808ad891f937 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shaohui Xie085ac1c2016-09-07 17:56:14 +08002/*
3 * Copyright 2016 Freescale Semiconductor, Inc.
Shaohui Xie085ac1c2016-09-07 17:56:14 +08004 */
5
6#ifndef __LS1046AQDS_H__
7#define __LS1046AQDS_H__
8
9#include "ls1046a_common.h"
10
Shaohui Xie085ac1c2016-09-07 17:56:14 +080011#define CONFIG_LAYERSCAPE_NS_ACCESS
12
Shaohui Xie085ac1c2016-09-07 17:56:14 +080013/* Physical Memory Map */
Shaohui Xie085ac1c2016-09-07 17:56:14 +080014
Shaohui Xie085ac1c2016-09-07 17:56:14 +080015#define SPD_EEPROM_ADDRESS 0x51
16#define CONFIG_SYS_SPD_BUS_NUM 0
17
Shaohui Xie085ac1c2016-09-07 17:56:14 +080018#ifdef CONFIG_DDR_ECC
Shaohui Xie085ac1c2016-09-07 17:56:14 +080019#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
20#endif
21
Shaohui Xie085ac1c2016-09-07 17:56:14 +080022#ifdef CONFIG_SYS_DPAA_FMAN
Shaohui Xie085ac1c2016-09-07 17:56:14 +080023#define RGMII_PHY1_ADDR 0x1
24#define RGMII_PHY2_ADDR 0x2
25#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
26#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
27#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
28#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
29/* PHY address on QSGMII riser card on slot 2 */
30#define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8
31#define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9
32#define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA
33#define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB
34#endif
35
Shaohui Xie085ac1c2016-09-07 17:56:14 +080036/* IFC */
37#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Shaohui Xie085ac1c2016-09-07 17:56:14 +080038/*
39 * CONFIG_SYS_FLASH_BASE has the final address (core view)
40 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
41 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
42 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
43 */
44#define CONFIG_SYS_FLASH_BASE 0x60000000
45#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
46#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
47
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090048#ifdef CONFIG_MTD_NOR_FLASH
Shaohui Xie085ac1c2016-09-07 17:56:14 +080049#define CONFIG_SYS_FLASH_QUIET_TEST
50#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
51#endif
52#endif
53
Shaohui Xie56007a02016-10-28 14:24:02 +080054/* LPUART */
55#ifdef CONFIG_LPUART
Shaohui Xie56007a02016-10-28 14:24:02 +080056#define CFG_UART_MUX_MASK 0x6
57#define CFG_UART_MUX_SHIFT 1
58#define CFG_LPUART_EN 0x2
59#endif
60
Shaohui Xie085ac1c2016-09-07 17:56:14 +080061/* EEPROM */
Shaohui Xie085ac1c2016-09-07 17:56:14 +080062#define CONFIG_SYS_I2C_EEPROM_NXID
63#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shaohui Xie085ac1c2016-09-07 17:56:14 +080064
Shaohui Xie085ac1c2016-09-07 17:56:14 +080065/*
66 * IFC Definitions
67 */
68#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
69#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
70#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
71 CSPR_PORT_SIZE_16 | \
72 CSPR_MSEL_NOR | \
73 CSPR_V)
74#define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
75#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
76 + 0x8000000) | \
77 CSPR_PORT_SIZE_16 | \
78 CSPR_MSEL_NOR | \
79 CSPR_V)
80#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
81
82#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
83 CSOR_NOR_TRHZ_80)
84#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
85 FTIM0_NOR_TEADC(0x5) | \
York Sunebcd9d62017-12-11 08:39:05 -080086 FTIM0_NOR_TAVDS(0x6) | \
Shaohui Xie085ac1c2016-09-07 17:56:14 +080087 FTIM0_NOR_TEAHC(0x5))
88#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
89 FTIM1_NOR_TRAD_NOR(0x1a) | \
90 FTIM1_NOR_TSEQRAD_NOR(0x13))
York Sunebcd9d62017-12-11 08:39:05 -080091#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x8) | \
92 FTIM2_NOR_TCH(0x8) | \
Shaohui Xie085ac1c2016-09-07 17:56:14 +080093 FTIM2_NOR_TWPH(0xe) | \
94 FTIM2_NOR_TWP(0x1c))
95#define CONFIG_SYS_NOR_FTIM3 0
96
Shaohui Xie085ac1c2016-09-07 17:56:14 +080097#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
98#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
99#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
100
101#define CONFIG_SYS_FLASH_EMPTY_INFO
102#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
103 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
104
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800105#define CONFIG_SYS_WRITE_SWAPPED_DATA
106
107/*
108 * NAND Flash Definitions
109 */
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800110
111#define CONFIG_SYS_NAND_BASE 0x7e800000
112#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
113
114#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
115
116#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
117 | CSPR_PORT_SIZE_8 \
118 | CSPR_MSEL_NAND \
119 | CSPR_V)
120#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
121#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
122 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
123 | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \
124 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
125 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
126 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
127 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
128
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800129#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
130 FTIM0_NAND_TWP(0x18) | \
131 FTIM0_NAND_TWCHT(0x7) | \
132 FTIM0_NAND_TWH(0xa))
133#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
134 FTIM1_NAND_TWBE(0x39) | \
135 FTIM1_NAND_TRR(0xe) | \
136 FTIM1_NAND_TRP(0x18))
137#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
138 FTIM2_NAND_TREH(0xa) | \
139 FTIM2_NAND_TWHRE(0x1e))
140#define CONFIG_SYS_NAND_FTIM3 0x0
141
142#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
143#define CONFIG_SYS_MAX_NAND_DEVICE 1
144#define CONFIG_MTD_NAND_VERIFY_WRITE
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800145#endif
146
147#ifdef CONFIG_NAND_BOOT
148#define CONFIG_SPL_PAD_TO 0x40000 /* block aligned */
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800149#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
150#endif
151
Rajesh Bhagat9af0a0b2018-11-05 18:02:40 +0000152#if defined(CONFIG_TFABOOT) || \
153 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800154#endif
155
156/*
157 * QIXIS Definitions
158 */
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800159
160#ifdef CONFIG_FSL_QIXIS
161#define QIXIS_BASE 0x7fb00000
162#define QIXIS_BASE_PHYS QIXIS_BASE
163#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
164#define QIXIS_LBMAP_SWITCH 6
165#define QIXIS_LBMAP_MASK 0x0f
166#define QIXIS_LBMAP_SHIFT 0
167#define QIXIS_LBMAP_DFLTBANK 0x00
168#define QIXIS_LBMAP_ALTBANK 0x04
169#define QIXIS_LBMAP_NAND 0x09
170#define QIXIS_LBMAP_SD 0x00
171#define QIXIS_LBMAP_SD_QSPI 0xff
172#define QIXIS_LBMAP_QSPI 0xff
173#define QIXIS_RCW_SRC_NAND 0x110
174#define QIXIS_RCW_SRC_SD 0x040
175#define QIXIS_RCW_SRC_QSPI 0x045
176#define QIXIS_RST_CTL_RESET 0x41
177#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
178#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
179#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
180
181#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
182#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
183 CSPR_PORT_SIZE_8 | \
184 CSPR_MSEL_GPCM | \
185 CSPR_V)
186#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
187#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
188 CSOR_NOR_NOR_MODE_AVD_NOR | \
189 CSOR_NOR_TRHZ_80)
190
191/*
192 * QIXIS Timing parameters for IFC GPCM
193 */
194#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xc) | \
195 FTIM0_GPCM_TEADC(0x20) | \
196 FTIM0_GPCM_TEAHC(0x10))
197#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0x50) | \
198 FTIM1_GPCM_TRAD(0x1f))
199#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0x8) | \
200 FTIM2_GPCM_TCH(0x8) | \
201 FTIM2_GPCM_TWP(0xf0))
202#define CONFIG_SYS_FPGA_FTIM3 0x0
203#endif
204
Rajesh Bhagat9af0a0b2018-11-05 18:02:40 +0000205#ifdef CONFIG_TFABOOT
206#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
207#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
208#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
209#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
210#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
211#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
212#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
213#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
214#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
215#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
216#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
217#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
218#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
219#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
220#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
221#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
222#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
223#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
224#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
225#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
226#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
227#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
228#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
229#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
230#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
231#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
232#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
233#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
234#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
235#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
236#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
237#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
238#else
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800239#ifdef CONFIG_NAND_BOOT
240#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
241#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
242#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
243#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
244#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
245#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
246#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
247#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
248#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
249#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
250#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
251#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
252#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
253#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
254#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
255#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
256#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
257#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
258#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
259#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
260#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
261#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
262#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
263#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
264#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
265#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
266#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
267#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
268#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
269#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
270#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
271#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
272#else
273#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
274#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
275#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
276#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
277#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
278#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
279#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
280#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
281#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
282#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
283#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
284#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
285#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
286#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
287#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
288#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
289#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
290#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
291#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
292#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
293#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
294#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
295#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
296#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
297#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
298#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
299#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
300#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
301#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
302#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
303#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
304#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
305#endif
Rajesh Bhagat9af0a0b2018-11-05 18:02:40 +0000306#endif
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800307
308/*
309 * I2C bus multiplexer
310 */
311#define I2C_MUX_PCA_ADDR_PRI 0x77
312#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
313#define I2C_RETIMER_ADDR 0x18
314#define I2C_MUX_CH_DEFAULT 0x8
315#define I2C_MUX_CH_CH7301 0xC
316#define I2C_MUX_CH5 0xD
317#define I2C_MUX_CH6 0xE
318#define I2C_MUX_CH7 0xF
319
320#define I2C_MUX_CH_VOL_MONITOR 0xa
321
322/* Voltage monitor on channel 2*/
323#define I2C_VOL_MONITOR_ADDR 0x40
324#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
325#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
326#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
327
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800328/* The lowest and highest voltage allowed for LS1046AQDS */
329#define VDD_MV_MIN 819
330#define VDD_MV_MAX 1212
331
332/*
333 * Miscellaneous configurable options
334 */
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800335
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800336#define CONFIG_SYS_INIT_SP_OFFSET \
337 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
338
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800339/*
340 * Environment
341 */
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800342
Rajesh Bhagat9af0a0b2018-11-05 18:02:40 +0000343#ifdef CONFIG_TFABOOT
Biwen Li88dd2e82020-04-20 18:29:06 +0800344#define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \
345 "env exists secureboot && esbc_halt;;"
346#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd" \
347 "env exists secureboot && esbc_halt;;"
348#define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
349 "env exists secureboot && esbc_halt;;"
350#define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
351 "env exists secureboot && esbc_halt;;"
Rajesh Bhagat9af0a0b2018-11-05 18:02:40 +0000352#endif
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800353
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800354#include <asm/fsl_secure_boot.h>
355
356#endif /* __LS1046AQDS_H__ */