Tom Rini | 8b0c8a1 | 2018-05-06 18:27:01 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2018, STMicroelectronics - All Rights Reserved |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 4 | */ |
Patrick Delaunay | ba77940 | 2020-11-06 19:01:29 +0100 | [diff] [blame] | 5 | |
| 6 | #define LOG_CATEGORY LOGC_ARCH |
| 7 | |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 8 | #include <common.h> |
| 9 | #include <clk.h> |
Simon Glass | 1d91ba7 | 2019-11-14 12:57:37 -0700 | [diff] [blame] | 10 | #include <cpu_func.h> |
Patrick Delaunay | 82168e8 | 2018-05-17 14:50:46 +0200 | [diff] [blame] | 11 | #include <debug_uart.h> |
Simon Glass | 5e6201b | 2019-08-01 09:46:51 -0600 | [diff] [blame] | 12 | #include <env.h> |
Simon Glass | 9758973 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 13 | #include <init.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 14 | #include <log.h> |
Patrick Delaunay | c946874 | 2021-05-07 14:50:35 +0200 | [diff] [blame] | 15 | #include <lmb.h> |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 16 | #include <misc.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 17 | #include <net.h> |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 18 | #include <asm/io.h> |
| 19 | #include <asm/arch/stm32.h> |
Patrick Delaunay | 01e3afe | 2018-03-19 19:09:21 +0100 | [diff] [blame] | 20 | #include <asm/arch/sys_proto.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 21 | #include <asm/global_data.h> |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 22 | #include <dm/device.h> |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 23 | #include <dm/uclass.h> |
Simon Glass | 4dcacfc | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 24 | #include <linux/bitops.h> |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 25 | |
Patrick Delaunay | 8e6985b | 2020-04-30 16:30:20 +0200 | [diff] [blame] | 26 | /* |
| 27 | * early TLB into the .data section so that it not get cleared |
| 28 | * with 16kB allignment (see TTBR0_BASE_ADDR_MASK) |
| 29 | */ |
| 30 | u8 early_tlb[PGTABLE_SIZE] __section(".data") __aligned(0x4000); |
| 31 | |
Patrick Delaunay | c946874 | 2021-05-07 14:50:35 +0200 | [diff] [blame] | 32 | struct lmb lmb; |
| 33 | |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 34 | u32 get_bootmode(void) |
| 35 | { |
| 36 | /* read bootmode from TAMP backup register */ |
| 37 | return (readl(TAMP_BOOT_CONTEXT) & TAMP_BOOT_MODE_MASK) >> |
| 38 | TAMP_BOOT_MODE_SHIFT; |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 39 | } |
| 40 | |
| 41 | /* |
Patrick Delaunay | 4ad5a12 | 2021-02-05 13:53:33 +0100 | [diff] [blame] | 42 | * weak function overidde: set the DDR/SYSRAM executable before to enable the |
| 43 | * MMU and configure DACR, for early early_enable_caches (SPL or pre-reloc) |
| 44 | */ |
| 45 | void dram_bank_mmu_setup(int bank) |
| 46 | { |
| 47 | struct bd_info *bd = gd->bd; |
| 48 | int i; |
| 49 | phys_addr_t start; |
| 50 | phys_size_t size; |
Patrick Delaunay | c946874 | 2021-05-07 14:50:35 +0200 | [diff] [blame] | 51 | bool use_lmb = false; |
| 52 | enum dcache_option option; |
Patrick Delaunay | 4ad5a12 | 2021-02-05 13:53:33 +0100 | [diff] [blame] | 53 | |
| 54 | if (IS_ENABLED(CONFIG_SPL_BUILD)) { |
Patrick Delaunay | 123687c | 2022-05-20 18:24:46 +0200 | [diff] [blame] | 55 | /* STM32_SYSRAM_BASE exist only when SPL is supported */ |
| 56 | #ifdef CONFIG_SPL |
Patrick Delaunay | 4ad5a12 | 2021-02-05 13:53:33 +0100 | [diff] [blame] | 57 | start = ALIGN_DOWN(STM32_SYSRAM_BASE, MMU_SECTION_SIZE); |
| 58 | size = ALIGN(STM32_SYSRAM_SIZE, MMU_SECTION_SIZE); |
Patrick Delaunay | 123687c | 2022-05-20 18:24:46 +0200 | [diff] [blame] | 59 | #endif |
Patrick Delaunay | 4ad5a12 | 2021-02-05 13:53:33 +0100 | [diff] [blame] | 60 | } else if (gd->flags & GD_FLG_RELOC) { |
| 61 | /* bd->bi_dram is available only after relocation */ |
| 62 | start = bd->bi_dram[bank].start; |
| 63 | size = bd->bi_dram[bank].size; |
Patrick Delaunay | c946874 | 2021-05-07 14:50:35 +0200 | [diff] [blame] | 64 | use_lmb = true; |
Patrick Delaunay | 4ad5a12 | 2021-02-05 13:53:33 +0100 | [diff] [blame] | 65 | } else { |
| 66 | /* mark cacheable and executable the beggining of the DDR */ |
| 67 | start = STM32_DDR_BASE; |
| 68 | size = CONFIG_DDR_CACHEABLE_SIZE; |
| 69 | } |
| 70 | |
| 71 | for (i = start >> MMU_SECTION_SHIFT; |
| 72 | i < (start >> MMU_SECTION_SHIFT) + (size >> MMU_SECTION_SHIFT); |
Patrick Delaunay | c946874 | 2021-05-07 14:50:35 +0200 | [diff] [blame] | 73 | i++) { |
| 74 | option = DCACHE_DEFAULT_OPTION; |
| 75 | if (use_lmb && lmb_is_reserved_flags(&lmb, i << MMU_SECTION_SHIFT, LMB_NOMAP)) |
| 76 | option = 0; /* INVALID ENTRY in TLB */ |
| 77 | set_section_dcache(i, option); |
| 78 | } |
Patrick Delaunay | 4ad5a12 | 2021-02-05 13:53:33 +0100 | [diff] [blame] | 79 | } |
| 80 | /* |
Patrick Delaunay | 8e6985b | 2020-04-30 16:30:20 +0200 | [diff] [blame] | 81 | * initialize the MMU and activate cache in SPL or in U-Boot pre-reloc stage |
| 82 | * MMU/TLB is updated in enable_caches() for U-Boot after relocation |
| 83 | * or is deactivated in U-Boot entry function start.S::cpu_init_cp15 |
| 84 | */ |
| 85 | static void early_enable_caches(void) |
| 86 | { |
| 87 | /* I-cache is already enabled in start.S: cpu_init_cp15 */ |
| 88 | |
| 89 | if (CONFIG_IS_ENABLED(SYS_DCACHE_OFF)) |
| 90 | return; |
| 91 | |
Patrice Chotard | 18a8716 | 2021-02-24 13:53:27 +0100 | [diff] [blame] | 92 | if (!(CONFIG_IS_ENABLED(SYS_ICACHE_OFF) && CONFIG_IS_ENABLED(SYS_DCACHE_OFF))) { |
| 93 | gd->arch.tlb_size = PGTABLE_SIZE; |
| 94 | gd->arch.tlb_addr = (unsigned long)&early_tlb; |
| 95 | } |
Patrick Delaunay | 8e6985b | 2020-04-30 16:30:20 +0200 | [diff] [blame] | 96 | |
Patrick Delaunay | 4ad5a12 | 2021-02-05 13:53:33 +0100 | [diff] [blame] | 97 | /* enable MMU (default configuration) */ |
Patrick Delaunay | 8e6985b | 2020-04-30 16:30:20 +0200 | [diff] [blame] | 98 | dcache_enable(); |
Patrick Delaunay | 8e6985b | 2020-04-30 16:30:20 +0200 | [diff] [blame] | 99 | } |
| 100 | |
| 101 | /* |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 102 | * Early system init |
| 103 | */ |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 104 | int arch_cpu_init(void) |
| 105 | { |
Patrick Delaunay | 8e6985b | 2020-04-30 16:30:20 +0200 | [diff] [blame] | 106 | early_enable_caches(); |
| 107 | |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 108 | /* early armv7 timer init: needed for polling */ |
| 109 | timer_init(); |
| 110 | |
Patrick Delaunay | e4bdd54 | 2022-05-20 18:24:42 +0200 | [diff] [blame] | 111 | return 0; |
| 112 | } |
| 113 | |
| 114 | /* weak function for SOC specific initialization */ |
| 115 | __weak void stm32mp_cpu_init(void) |
| 116 | { |
| 117 | } |
| 118 | |
| 119 | int mach_cpu_init(void) |
| 120 | { |
| 121 | u32 boot_mode; |
| 122 | |
| 123 | stm32mp_cpu_init(); |
Patrick Delaunay | 82168e8 | 2018-05-17 14:50:46 +0200 | [diff] [blame] | 124 | |
Patrick Delaunay | 82168e8 | 2018-05-17 14:50:46 +0200 | [diff] [blame] | 125 | boot_mode = get_bootmode(); |
| 126 | |
Patrick Delaunay | 29b2e2e | 2021-02-25 13:37:01 +0100 | [diff] [blame] | 127 | if (IS_ENABLED(CONFIG_CMD_STM32PROG_SERIAL) && |
| 128 | (boot_mode & TAMP_BOOT_DEVICE_MASK) == BOOT_SERIAL_UART) |
Patrick Delaunay | 82168e8 | 2018-05-17 14:50:46 +0200 | [diff] [blame] | 129 | gd->flags |= GD_FLG_SILENT | GD_FLG_DISABLE_CONSOLE; |
Patrick Delaunay | d8299de | 2021-10-11 09:52:51 +0200 | [diff] [blame] | 130 | else if (IS_ENABLED(CONFIG_DEBUG_UART) && IS_ENABLED(CONFIG_SPL_BUILD)) |
Patrick Delaunay | 82168e8 | 2018-05-17 14:50:46 +0200 | [diff] [blame] | 131 | debug_uart_init(); |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 132 | |
| 133 | return 0; |
| 134 | } |
| 135 | |
Patrick Delaunay | 58e9553 | 2018-03-19 19:09:20 +0100 | [diff] [blame] | 136 | void enable_caches(void) |
| 137 | { |
Patrick Delaunay | c946874 | 2021-05-07 14:50:35 +0200 | [diff] [blame] | 138 | /* parse device tree when data cache is still activated */ |
| 139 | lmb_init_and_reserve(&lmb, gd->bd, (void *)gd->fdt_blob); |
| 140 | |
Patrick Delaunay | 8e6985b | 2020-04-30 16:30:20 +0200 | [diff] [blame] | 141 | /* I-cache is already enabled in start.S: icache_enable() not needed */ |
| 142 | |
| 143 | /* deactivate the data cache, early enabled in arch_cpu_init() */ |
| 144 | dcache_disable(); |
| 145 | /* |
| 146 | * update MMU after relocation and enable the data cache |
| 147 | * warning: the TLB location udpated in board_f.c::reserve_mmu |
| 148 | */ |
Patrick Delaunay | 58e9553 | 2018-03-19 19:09:20 +0100 | [diff] [blame] | 149 | dcache_enable(); |
| 150 | } |
| 151 | |
Patrick Delaunay | d8299de | 2021-10-11 09:52:51 +0200 | [diff] [blame] | 152 | /* used when CONFIG_DISPLAY_CPUINFO is activated */ |
Patrick Delaunay | 3e738f2 | 2020-02-12 19:37:43 +0100 | [diff] [blame] | 153 | int print_cpuinfo(void) |
| 154 | { |
| 155 | char name[SOC_NAME_SIZE]; |
| 156 | |
| 157 | get_soc_name(name); |
| 158 | printf("CPU: %s\n", name); |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 159 | |
| 160 | return 0; |
| 161 | } |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 162 | |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 163 | static void setup_boot_mode(void) |
| 164 | { |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 165 | const u32 serial_addr[] = { |
| 166 | STM32_USART1_BASE, |
| 167 | STM32_USART2_BASE, |
| 168 | STM32_USART3_BASE, |
| 169 | STM32_UART4_BASE, |
| 170 | STM32_UART5_BASE, |
| 171 | STM32_USART6_BASE, |
| 172 | STM32_UART7_BASE, |
| 173 | STM32_UART8_BASE |
| 174 | }; |
Patrick Delaunay | 5c2f6d7 | 2021-07-06 17:19:45 +0200 | [diff] [blame] | 175 | const u32 sdmmc_addr[] = { |
| 176 | STM32_SDMMC1_BASE, |
| 177 | STM32_SDMMC2_BASE, |
| 178 | STM32_SDMMC3_BASE |
| 179 | }; |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 180 | char cmd[60]; |
| 181 | u32 boot_ctx = readl(TAMP_BOOT_CONTEXT); |
| 182 | u32 boot_mode = |
| 183 | (boot_ctx & TAMP_BOOT_MODE_MASK) >> TAMP_BOOT_MODE_SHIFT; |
Patrick Delaunay | 1b03eb0 | 2019-06-21 15:26:39 +0200 | [diff] [blame] | 184 | unsigned int instance = (boot_mode & TAMP_BOOT_INSTANCE_MASK) - 1; |
Patrick Delaunay | 008d3c3 | 2019-02-27 17:01:20 +0100 | [diff] [blame] | 185 | u32 forced_mode = (boot_ctx & TAMP_BOOT_FORCED_MASK); |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 186 | struct udevice *dev; |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 187 | |
Patrick Delaunay | ba77940 | 2020-11-06 19:01:29 +0100 | [diff] [blame] | 188 | log_debug("%s: boot_ctx=0x%x => boot_mode=%x, instance=%d forced=%x\n", |
| 189 | __func__, boot_ctx, boot_mode, instance, forced_mode); |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 190 | switch (boot_mode & TAMP_BOOT_DEVICE_MASK) { |
| 191 | case BOOT_SERIAL_UART: |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 192 | if (instance > ARRAY_SIZE(serial_addr)) |
| 193 | break; |
Patrick Delaunay | e259299 | 2021-02-25 13:37:03 +0100 | [diff] [blame] | 194 | /* serial : search associated node in devicetree */ |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 195 | sprintf(cmd, "serial@%x", serial_addr[instance]); |
Patrick Delaunay | e259299 | 2021-02-25 13:37:03 +0100 | [diff] [blame] | 196 | if (uclass_get_device_by_name(UCLASS_SERIAL, cmd, &dev)) { |
Patrick Delaunay | 7540d87 | 2021-02-25 13:37:02 +0100 | [diff] [blame] | 197 | /* restore console on error */ |
| 198 | if (IS_ENABLED(CONFIG_CMD_STM32PROG_SERIAL)) |
| 199 | gd->flags &= ~(GD_FLG_SILENT | |
| 200 | GD_FLG_DISABLE_CONSOLE); |
Patrick Delaunay | 643e404 | 2021-04-06 09:27:39 +0200 | [diff] [blame] | 201 | log_err("uart%d = %s not found in device tree!\n", |
| 202 | instance + 1, cmd); |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 203 | break; |
Patrick Delaunay | 7540d87 | 2021-02-25 13:37:02 +0100 | [diff] [blame] | 204 | } |
Patrick Delaunay | e259299 | 2021-02-25 13:37:03 +0100 | [diff] [blame] | 205 | sprintf(cmd, "%d", dev_seq(dev)); |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 206 | env_set("boot_device", "serial"); |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 207 | env_set("boot_instance", cmd); |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 208 | |
| 209 | /* restore console on uart when not used */ |
Patrick Delaunay | 29b2e2e | 2021-02-25 13:37:01 +0100 | [diff] [blame] | 210 | if (IS_ENABLED(CONFIG_CMD_STM32PROG_SERIAL) && gd->cur_serial_dev != dev) { |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 211 | gd->flags &= ~(GD_FLG_SILENT | |
| 212 | GD_FLG_DISABLE_CONSOLE); |
Patrick Delaunay | 643e404 | 2021-04-06 09:27:39 +0200 | [diff] [blame] | 213 | log_info("serial boot with console enabled!\n"); |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 214 | } |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 215 | break; |
| 216 | case BOOT_SERIAL_USB: |
| 217 | env_set("boot_device", "usb"); |
| 218 | env_set("boot_instance", "0"); |
| 219 | break; |
| 220 | case BOOT_FLASH_SD: |
| 221 | case BOOT_FLASH_EMMC: |
Patrick Delaunay | 5c2f6d7 | 2021-07-06 17:19:45 +0200 | [diff] [blame] | 222 | if (instance > ARRAY_SIZE(sdmmc_addr)) |
| 223 | break; |
| 224 | /* search associated sdmmc node in devicetree */ |
| 225 | sprintf(cmd, "mmc@%x", sdmmc_addr[instance]); |
| 226 | if (uclass_get_device_by_name(UCLASS_MMC, cmd, &dev)) { |
| 227 | printf("mmc%d = %s not found in device tree!\n", |
| 228 | instance, cmd); |
| 229 | break; |
| 230 | } |
| 231 | sprintf(cmd, "%d", dev_seq(dev)); |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 232 | env_set("boot_device", "mmc"); |
| 233 | env_set("boot_instance", cmd); |
| 234 | break; |
| 235 | case BOOT_FLASH_NAND: |
| 236 | env_set("boot_device", "nand"); |
| 237 | env_set("boot_instance", "0"); |
| 238 | break; |
Patrick Delaunay | b5a7ca2 | 2020-03-18 09:22:52 +0100 | [diff] [blame] | 239 | case BOOT_FLASH_SPINAND: |
| 240 | env_set("boot_device", "spi-nand"); |
| 241 | env_set("boot_instance", "0"); |
| 242 | break; |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 243 | case BOOT_FLASH_NOR: |
| 244 | env_set("boot_device", "nor"); |
| 245 | env_set("boot_instance", "0"); |
| 246 | break; |
| 247 | default: |
Patrick Delaunay | 02e9197 | 2021-07-08 10:53:56 +0200 | [diff] [blame] | 248 | env_set("boot_device", "invalid"); |
| 249 | env_set("boot_instance", ""); |
| 250 | log_err("unexpected boot mode = %x\n", boot_mode); |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 251 | break; |
| 252 | } |
Patrick Delaunay | 008d3c3 | 2019-02-27 17:01:20 +0100 | [diff] [blame] | 253 | |
| 254 | switch (forced_mode) { |
| 255 | case BOOT_FASTBOOT: |
Patrick Delaunay | 643e404 | 2021-04-06 09:27:39 +0200 | [diff] [blame] | 256 | log_info("Enter fastboot!\n"); |
Patrick Delaunay | 008d3c3 | 2019-02-27 17:01:20 +0100 | [diff] [blame] | 257 | env_set("preboot", "env set preboot; fastboot 0"); |
| 258 | break; |
| 259 | case BOOT_STM32PROG: |
| 260 | env_set("boot_device", "usb"); |
| 261 | env_set("boot_instance", "0"); |
| 262 | break; |
| 263 | case BOOT_UMS_MMC0: |
| 264 | case BOOT_UMS_MMC1: |
| 265 | case BOOT_UMS_MMC2: |
Patrick Delaunay | 643e404 | 2021-04-06 09:27:39 +0200 | [diff] [blame] | 266 | log_info("Enter UMS!\n"); |
Patrick Delaunay | 008d3c3 | 2019-02-27 17:01:20 +0100 | [diff] [blame] | 267 | instance = forced_mode - BOOT_UMS_MMC0; |
| 268 | sprintf(cmd, "env set preboot; ums 0 mmc %d", instance); |
| 269 | env_set("preboot", cmd); |
| 270 | break; |
| 271 | case BOOT_RECOVERY: |
| 272 | env_set("preboot", "env set preboot; run altbootcmd"); |
| 273 | break; |
| 274 | case BOOT_NORMAL: |
| 275 | break; |
| 276 | default: |
Patrick Delaunay | ba77940 | 2020-11-06 19:01:29 +0100 | [diff] [blame] | 277 | log_debug("unexpected forced boot mode = %x\n", forced_mode); |
Patrick Delaunay | 008d3c3 | 2019-02-27 17:01:20 +0100 | [diff] [blame] | 278 | break; |
| 279 | } |
| 280 | |
| 281 | /* clear TAMP for next reboot */ |
| 282 | clrsetbits_le32(TAMP_BOOT_CONTEXT, TAMP_BOOT_FORCED_MASK, BOOT_NORMAL); |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 283 | } |
| 284 | |
| 285 | /* |
| 286 | * If there is no MAC address in the environment, then it will be initialized |
| 287 | * (silently) from the value in the OTP. |
| 288 | */ |
Marek Vasut | 187cae2 | 2019-12-18 16:52:19 +0100 | [diff] [blame] | 289 | __weak int setup_mac_address(void) |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 290 | { |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 291 | int ret; |
| 292 | int i; |
Patrick Delaunay | 6425f58 | 2022-05-20 18:24:47 +0200 | [diff] [blame] | 293 | u32 otp[3]; |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 294 | uchar enetaddr[6]; |
| 295 | struct udevice *dev; |
Patrick Delaunay | 6425f58 | 2022-05-20 18:24:47 +0200 | [diff] [blame] | 296 | int nb_eth, nb_otp, index; |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 297 | |
Patrick Delaunay | d8299de | 2021-10-11 09:52:51 +0200 | [diff] [blame] | 298 | if (!IS_ENABLED(CONFIG_NET)) |
| 299 | return 0; |
| 300 | |
Patrick Delaunay | 6425f58 | 2022-05-20 18:24:47 +0200 | [diff] [blame] | 301 | nb_eth = get_eth_nb(); |
| 302 | |
| 303 | /* 6 bytes for each MAC addr and 4 bytes for each OTP */ |
| 304 | nb_otp = DIV_ROUND_UP(6 * nb_eth, 4); |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 305 | |
| 306 | ret = uclass_get_device_by_driver(UCLASS_MISC, |
Simon Glass | 65130cd | 2020-12-28 20:34:56 -0700 | [diff] [blame] | 307 | DM_DRIVER_GET(stm32mp_bsec), |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 308 | &dev); |
| 309 | if (ret) |
| 310 | return ret; |
| 311 | |
Patrick Delaunay | 6425f58 | 2022-05-20 18:24:47 +0200 | [diff] [blame] | 312 | ret = misc_read(dev, STM32_BSEC_SHADOW(BSEC_OTP_MAC), otp, 4 * nb_otp); |
Simon Glass | 587dc40 | 2018-11-06 15:21:39 -0700 | [diff] [blame] | 313 | if (ret < 0) |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 314 | return ret; |
| 315 | |
Patrick Delaunay | 6425f58 | 2022-05-20 18:24:47 +0200 | [diff] [blame] | 316 | for (index = 0; index < nb_eth; index++) { |
| 317 | /* MAC already in environment */ |
| 318 | if (eth_env_get_enetaddr_by_index("eth", index, enetaddr)) |
| 319 | continue; |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 320 | |
Patrick Delaunay | 6425f58 | 2022-05-20 18:24:47 +0200 | [diff] [blame] | 321 | for (i = 0; i < 6; i++) |
| 322 | enetaddr[i] = ((uint8_t *)&otp)[i + 6 * index]; |
| 323 | |
| 324 | if (!is_valid_ethaddr(enetaddr)) { |
| 325 | log_err("invalid MAC address %d in OTP %pM\n", |
| 326 | index, enetaddr); |
| 327 | return -EINVAL; |
| 328 | } |
| 329 | log_debug("OTP MAC address %d = %pM\n", index, enetaddr); |
| 330 | ret = eth_env_set_enetaddr_by_index("eth", index, enetaddr); |
| 331 | if (ret) { |
| 332 | log_err("Failed to set mac address %pM from OTP: %d\n", |
| 333 | enetaddr, ret); |
| 334 | return ret; |
| 335 | } |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 336 | } |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 337 | |
| 338 | return 0; |
| 339 | } |
| 340 | |
| 341 | static int setup_serial_number(void) |
| 342 | { |
| 343 | char serial_string[25]; |
| 344 | u32 otp[3] = {0, 0, 0 }; |
| 345 | struct udevice *dev; |
| 346 | int ret; |
| 347 | |
| 348 | if (env_get("serial#")) |
| 349 | return 0; |
| 350 | |
| 351 | ret = uclass_get_device_by_driver(UCLASS_MISC, |
Simon Glass | 65130cd | 2020-12-28 20:34:56 -0700 | [diff] [blame] | 352 | DM_DRIVER_GET(stm32mp_bsec), |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 353 | &dev); |
| 354 | if (ret) |
| 355 | return ret; |
| 356 | |
Patrick Delaunay | 10263a5 | 2019-02-27 17:01:29 +0100 | [diff] [blame] | 357 | ret = misc_read(dev, STM32_BSEC_SHADOW(BSEC_OTP_SERIAL), |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 358 | otp, sizeof(otp)); |
Simon Glass | 587dc40 | 2018-11-06 15:21:39 -0700 | [diff] [blame] | 359 | if (ret < 0) |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 360 | return ret; |
| 361 | |
Patrick Delaunay | af5564a | 2019-02-27 17:01:25 +0100 | [diff] [blame] | 362 | sprintf(serial_string, "%08X%08X%08X", otp[0], otp[1], otp[2]); |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 363 | env_set("serial#", serial_string); |
| 364 | |
| 365 | return 0; |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 366 | } |
| 367 | |
Patrick Delaunay | e4bdd54 | 2022-05-20 18:24:42 +0200 | [diff] [blame] | 368 | __weak void stm32mp_misc_init(void) |
Marek Vasut | 0eda28c | 2021-03-31 14:15:09 +0200 | [diff] [blame] | 369 | { |
Marek Vasut | 0eda28c | 2021-03-31 14:15:09 +0200 | [diff] [blame] | 370 | } |
| 371 | |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 372 | int arch_misc_init(void) |
| 373 | { |
| 374 | setup_boot_mode(); |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 375 | setup_mac_address(); |
| 376 | setup_serial_number(); |
Patrick Delaunay | e4bdd54 | 2022-05-20 18:24:42 +0200 | [diff] [blame] | 377 | stm32mp_misc_init(); |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 378 | |
| 379 | return 0; |
| 380 | } |