blob: 247344fcbb867693c456dd12aa0a76da02dba11a [file] [log] [blame]
Michal Simek54b896f2015-10-30 15:39:18 +01001/*
2 * dts file for Xilinx ZynqMP
3 *
4 * (C) Copyright 2014 - 2015, Xilinx, Inc.
5 *
6 * Michal Simek <michal.simek@xilinx.com>
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
Michal Simek0c365702016-12-16 13:12:48 +010010
Michal Simek54b896f2015-10-30 15:39:18 +010011/ {
12 compatible = "xlnx,zynqmp";
13 #address-cells = <2>;
Michal Simekd171c752016-04-07 15:07:38 +020014 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +010015
16 cpus {
17 #address-cells = <1>;
18 #size-cells = <0>;
19
Michal Simek28663032017-02-06 10:09:53 +010020 cpu0: cpu@0 {
Michal Simek54b896f2015-10-30 15:39:18 +010021 compatible = "arm,cortex-a53", "arm,armv8";
22 device_type = "cpu";
23 enable-method = "psci";
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053024 operating-points-v2 = <&cpu_opp_table>;
Michal Simek54b896f2015-10-30 15:39:18 +010025 reg = <0x0>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020026 cpu-idle-states = <&CPU_SLEEP_0>;
Michal Simek54b896f2015-10-30 15:39:18 +010027 };
28
Michal Simek28663032017-02-06 10:09:53 +010029 cpu1: cpu@1 {
Michal Simek54b896f2015-10-30 15:39:18 +010030 compatible = "arm,cortex-a53", "arm,armv8";
31 device_type = "cpu";
32 enable-method = "psci";
33 reg = <0x1>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053034 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020035 cpu-idle-states = <&CPU_SLEEP_0>;
Michal Simek54b896f2015-10-30 15:39:18 +010036 };
37
Michal Simek28663032017-02-06 10:09:53 +010038 cpu2: cpu@2 {
Michal Simek54b896f2015-10-30 15:39:18 +010039 compatible = "arm,cortex-a53", "arm,armv8";
40 device_type = "cpu";
41 enable-method = "psci";
42 reg = <0x2>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053043 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020044 cpu-idle-states = <&CPU_SLEEP_0>;
Michal Simek54b896f2015-10-30 15:39:18 +010045 };
46
Michal Simek28663032017-02-06 10:09:53 +010047 cpu3: cpu@3 {
Michal Simek54b896f2015-10-30 15:39:18 +010048 compatible = "arm,cortex-a53", "arm,armv8";
49 device_type = "cpu";
50 enable-method = "psci";
51 reg = <0x3>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053052 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020053 cpu-idle-states = <&CPU_SLEEP_0>;
54 };
55
56 idle-states {
Jyotheeswar Reddy96d44242017-01-13 16:13:39 +053057 entry-method = "arm,psci";
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020058
59 CPU_SLEEP_0: cpu-sleep-0 {
60 compatible = "arm,idle-state";
61 arm,psci-suspend-param = <0x40000000>;
62 local-timer-stop;
63 entry-latency-us = <300>;
64 exit-latency-us = <600>;
Jolly Shah5a5d5b32017-06-14 15:03:52 -070065 min-residency-us = <10000>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020066 };
Michal Simek54b896f2015-10-30 15:39:18 +010067 };
68 };
69
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053070 cpu_opp_table: cpu_opp_table {
71 compatible = "operating-points-v2";
72 opp-shared;
73 opp00 {
74 opp-hz = /bits/ 64 <1199999988>;
75 opp-microvolt = <1000000>;
76 clock-latency-ns = <500000>;
77 };
78 opp01 {
79 opp-hz = /bits/ 64 <599999994>;
80 opp-microvolt = <1000000>;
81 clock-latency-ns = <500000>;
82 };
83 opp02 {
84 opp-hz = /bits/ 64 <399999996>;
85 opp-microvolt = <1000000>;
86 clock-latency-ns = <500000>;
87 };
88 opp03 {
89 opp-hz = /bits/ 64 <299999997>;
90 opp-microvolt = <1000000>;
91 clock-latency-ns = <500000>;
92 };
93 };
94
Michal Simekde29d542016-09-09 08:46:39 +020095 dcc: dcc {
96 compatible = "arm,dcc";
97 status = "disabled";
98 u-boot,dm-pre-reloc;
99 };
100
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800101 power-domains {
102 compatible = "xlnx,zynqmp-genpd";
103
104 pd_usb0: pd-usb0 {
105 #power-domain-cells = <0x0>;
106 pd-id = <0x16>;
107 };
108
109 pd_usb1: pd-usb1 {
110 #power-domain-cells = <0x0>;
111 pd-id = <0x17>;
112 };
113
114 pd_sata: pd-sata {
115 #power-domain-cells = <0x0>;
116 pd-id = <0x1c>;
117 };
118
119 pd_spi0: pd-spi0 {
120 #power-domain-cells = <0x0>;
121 pd-id = <0x23>;
122 };
123
124 pd_spi1: pd-spi1 {
125 #power-domain-cells = <0x0>;
126 pd-id = <0x24>;
127 };
128
129 pd_uart0: pd-uart0 {
130 #power-domain-cells = <0x0>;
131 pd-id = <0x21>;
132 };
133
134 pd_uart1: pd-uart1 {
135 #power-domain-cells = <0x0>;
136 pd-id = <0x22>;
137 };
138
139 pd_eth0: pd-eth0 {
140 #power-domain-cells = <0x0>;
141 pd-id = <0x1d>;
142 };
143
144 pd_eth1: pd-eth1 {
145 #power-domain-cells = <0x0>;
146 pd-id = <0x1e>;
147 };
148
149 pd_eth2: pd-eth2 {
150 #power-domain-cells = <0x0>;
151 pd-id = <0x1f>;
152 };
153
154 pd_eth3: pd-eth3 {
155 #power-domain-cells = <0x0>;
156 pd-id = <0x20>;
157 };
158
159 pd_i2c0: pd-i2c0 {
160 #power-domain-cells = <0x0>;
161 pd-id = <0x25>;
162 };
163
164 pd_i2c1: pd-i2c1 {
165 #power-domain-cells = <0x0>;
166 pd-id = <0x26>;
167 };
168
169 pd_dp: pd-dp {
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800170 #power-domain-cells = <0x0>;
171 pd-id = <0x29>;
172 };
173
174 pd_gdma: pd-gdma {
175 #power-domain-cells = <0x0>;
176 pd-id = <0x2a>;
177 };
178
179 pd_adma: pd-adma {
180 #power-domain-cells = <0x0>;
181 pd-id = <0x2b>;
182 };
183
184 pd_ttc0: pd-ttc0 {
185 #power-domain-cells = <0x0>;
186 pd-id = <0x18>;
187 };
188
189 pd_ttc1: pd-ttc1 {
190 #power-domain-cells = <0x0>;
191 pd-id = <0x19>;
192 };
193
194 pd_ttc2: pd-ttc2 {
195 #power-domain-cells = <0x0>;
196 pd-id = <0x1a>;
197 };
198
199 pd_ttc3: pd-ttc3 {
200 #power-domain-cells = <0x0>;
201 pd-id = <0x1b>;
202 };
203
204 pd_sd0: pd-sd0 {
205 #power-domain-cells = <0x0>;
206 pd-id = <0x27>;
207 };
208
209 pd_sd1: pd-sd1 {
210 #power-domain-cells = <0x0>;
211 pd-id = <0x28>;
212 };
213
214 pd_nand: pd-nand {
215 #power-domain-cells = <0x0>;
216 pd-id = <0x2c>;
217 };
218
219 pd_qspi: pd-qspi {
220 #power-domain-cells = <0x0>;
221 pd-id = <0x2d>;
222 };
223
224 pd_gpio: pd-gpio {
225 #power-domain-cells = <0x0>;
226 pd-id = <0x2e>;
227 };
228
229 pd_can0: pd-can0 {
230 #power-domain-cells = <0x0>;
231 pd-id = <0x2f>;
232 };
233
234 pd_can1: pd-can1 {
235 #power-domain-cells = <0x0>;
236 pd-id = <0x30>;
237 };
Filip Drazicfe716f92016-08-29 19:32:56 +0200238
239 pd_pcie: pd-pcie {
240 #power-domain-cells = <0x0>;
241 pd-id = <0x3b>;
242 };
243
244 pd_gpu: pd-gpu {
245 #power-domain-cells = <0x0>;
Filip Drazic5957bf32016-08-29 19:32:59 +0200246 pd-id = <0x3a 0x14 0x15>;
Filip Drazicfe716f92016-08-29 19:32:56 +0200247 };
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800248 };
249
Michal Simek54b896f2015-10-30 15:39:18 +0100250 pmu {
251 compatible = "arm,armv8-pmuv3";
Michal Simek86e6eee2016-04-07 15:28:33 +0200252 interrupt-parent = <&gic>;
Michal Simek54b896f2015-10-30 15:39:18 +0100253 interrupts = <0 143 4>,
254 <0 144 4>,
255 <0 145 4>,
256 <0 146 4>;
257 };
258
259 psci {
260 compatible = "arm,psci-0.2";
261 method = "smc";
262 };
263
264 firmware {
265 compatible = "xlnx,zynqmp-pm";
266 method = "smc";
Soren Brinkmanna6b64512016-11-21 16:12:05 -0800267 interrupt-parent = <&gic>;
268 interrupts = <0 35 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100269 };
270
271 timer {
272 compatible = "arm,armv8-timer";
273 interrupt-parent = <&gic>;
Michal Simek2155a602017-02-09 14:45:12 +0100274 interrupts = <1 13 0xf08>,
275 <1 14 0xf08>,
276 <1 11 0xf08>,
277 <1 10 0xf08>;
Michal Simek54b896f2015-10-30 15:39:18 +0100278 };
279
Naga Sureshkumar Relli1931f212016-06-20 15:48:30 +0530280 edac {
281 compatible = "arm,cortex-a53-edac";
282 };
283
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530284 fpga_full: fpga-full {
285 compatible = "fpga-region";
286 fpga-mgr = <&pcap>;
287 #address-cells = <2>;
288 #size-cells = <2>;
289 };
290
Nava kishore Manne59dc8ce2017-01-17 16:57:24 +0530291 nvmem_firmware {
292 compatible = "xlnx,zynqmp-nvmem-fw";
293 #address-cells = <1>;
294 #size-cells = <1>;
295
296 soc_revision: soc_revision@0 {
297 reg = <0x0 0x4>;
298 };
299 };
300
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530301 pcap: pcap {
Nava kishore Manne90571702016-08-21 00:17:52 +0530302 compatible = "xlnx,zynqmp-pcap-fpga";
303 };
304
Anurag Kumar Vulisha767e9752017-02-06 21:40:34 +0530305 rst: reset-controller {
306 compatible = "xlnx,zynqmp-reset";
307 #reset-cells = <1>;
308 };
309
Michal Simek63e5dd52017-07-05 14:51:42 +0200310 xlnx_dp_snd_card: dp_snd_card {
311 compatible = "xlnx,dp-snd-card";
312 status = "disabled";
313 xlnx,dp-snd-pcm = <&xlnx_dp_snd_pcm0>, <&xlnx_dp_snd_pcm1>;
314 xlnx,dp-snd-codec = <&xlnx_dp_snd_codec0>;
315 };
316
317 xlnx_dp_snd_codec0: dp_snd_codec0 {
318 compatible = "xlnx,dp-snd-codec";
319 status = "disabled";
320 clock-names = "aud_clk";
321 };
322
323 xlnx_dp_snd_pcm0: dp_snd_pcm0 {
324 compatible = "xlnx,dp-snd-pcm";
325 status = "disabled";
326 dmas = <&xlnx_dpdma 4>;
327 dma-names = "tx";
328 };
329
330 xlnx_dp_snd_pcm1: dp_snd_pcm1 {
331 compatible = "xlnx,dp-snd-pcm";
332 status = "disabled";
333 dmas = <&xlnx_dpdma 5>;
334 dma-names = "tx";
335 };
336
337 xilinx_drm: xilinx_drm {
338 compatible = "xlnx,drm";
339 status = "disabled";
340 xlnx,encoder-slave = <&xlnx_dp>;
341 xlnx,connector-type = "DisplayPort";
342 xlnx,dp-sub = <&xlnx_dp_sub>;
343 planes {
344 xlnx,pixel-format = "rgb565";
345 plane0 {
346 dmas = <&xlnx_dpdma 3>;
347 dma-names = "dma0";
348 };
349 plane1 {
350 dmas = <&xlnx_dpdma 0>,
351 <&xlnx_dpdma 1>,
352 <&xlnx_dpdma 2>;
353 dma-names = "dma0", "dma1", "dma2";
354 };
355 };
356 };
357
Michal Simek79c1cbf2016-11-11 13:21:04 +0100358 amba_apu: amba_apu@0 {
Michal Simek54b896f2015-10-30 15:39:18 +0100359 compatible = "simple-bus";
360 #address-cells = <2>;
361 #size-cells = <1>;
Michal Simekd171c752016-04-07 15:07:38 +0200362 ranges = <0 0 0 0 0xffffffff>;
Michal Simek54b896f2015-10-30 15:39:18 +0100363
364 gic: interrupt-controller@f9010000 {
365 compatible = "arm,gic-400", "arm,cortex-a15-gic";
366 #interrupt-cells = <3>;
367 reg = <0x0 0xf9010000 0x10000>,
Alexander Grafd35e65d2016-05-12 13:44:01 +0200368 <0x0 0xf9020000 0x20000>,
Michal Simek54b896f2015-10-30 15:39:18 +0100369 <0x0 0xf9040000 0x20000>,
Alexander Grafd35e65d2016-05-12 13:44:01 +0200370 <0x0 0xf9060000 0x20000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100371 interrupt-controller;
372 interrupt-parent = <&gic>;
373 interrupts = <1 9 0xf04>;
374 };
375 };
376
Michal Simek72b562a2016-02-11 07:19:06 +0100377 amba: amba {
Michal Simek54b896f2015-10-30 15:39:18 +0100378 compatible = "simple-bus";
Michal Simekba087532016-02-22 09:57:27 +0100379 u-boot,dm-pre-reloc;
Michal Simek54b896f2015-10-30 15:39:18 +0100380 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100381 #size-cells = <2>;
382 ranges;
Michal Simek54b896f2015-10-30 15:39:18 +0100383
384 can0: can@ff060000 {
385 compatible = "xlnx,zynq-can-1.0";
386 status = "disabled";
387 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100388 reg = <0x0 0xff060000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100389 interrupts = <0 23 4>;
390 interrupt-parent = <&gic>;
391 tx-fifo-depth = <0x40>;
392 rx-fifo-depth = <0x40>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800393 power-domains = <&pd_can0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100394 };
395
396 can1: can@ff070000 {
397 compatible = "xlnx,zynq-can-1.0";
398 status = "disabled";
399 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100400 reg = <0x0 0xff070000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100401 interrupts = <0 24 4>;
402 interrupt-parent = <&gic>;
403 tx-fifo-depth = <0x40>;
404 rx-fifo-depth = <0x40>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800405 power-domains = <&pd_can1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100406 };
407
Michal Simekb197dd42015-11-26 11:21:25 +0100408 cci: cci@fd6e0000 {
409 compatible = "arm,cci-400";
Michal Simek72b562a2016-02-11 07:19:06 +0100410 reg = <0x0 0xfd6e0000 0x0 0x9000>;
Michal Simekb197dd42015-11-26 11:21:25 +0100411 ranges = <0x0 0x0 0xfd6e0000 0x10000>;
412 #address-cells = <1>;
413 #size-cells = <1>;
414
415 pmu@9000 {
416 compatible = "arm,cci-400-pmu,r1";
417 reg = <0x9000 0x5000>;
418 interrupt-parent = <&gic>;
419 interrupts = <0 123 4>,
420 <0 123 4>,
421 <0 123 4>,
422 <0 123 4>,
423 <0 123 4>;
424 };
425 };
426
Michal Simek54b896f2015-10-30 15:39:18 +0100427 /* GDMA */
428 fpd_dma_chan1: dma@fd500000 {
429 status = "disabled";
430 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100431 reg = <0x0 0xfd500000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100432 interrupt-parent = <&gic>;
433 interrupts = <0 124 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530434 clock-names = "clk_main", "clk_apb";
Michal Simek54b896f2015-10-30 15:39:18 +0100435 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200436 #stream-id-cells = <1>;
437 iommus = <&smmu 0x14e8>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800438 power-domains = <&pd_gdma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100439 };
440
441 fpd_dma_chan2: dma@fd510000 {
442 status = "disabled";
443 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100444 reg = <0x0 0xfd510000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100445 interrupt-parent = <&gic>;
446 interrupts = <0 125 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530447 clock-names = "clk_main", "clk_apb";
Michal Simek54b896f2015-10-30 15:39:18 +0100448 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200449 #stream-id-cells = <1>;
450 iommus = <&smmu 0x14e9>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800451 power-domains = <&pd_gdma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100452 };
453
454 fpd_dma_chan3: dma@fd520000 {
455 status = "disabled";
456 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100457 reg = <0x0 0xfd520000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100458 interrupt-parent = <&gic>;
459 interrupts = <0 126 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530460 clock-names = "clk_main", "clk_apb";
Michal Simek54b896f2015-10-30 15:39:18 +0100461 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200462 #stream-id-cells = <1>;
463 iommus = <&smmu 0x14ea>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800464 power-domains = <&pd_gdma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100465 };
466
467 fpd_dma_chan4: dma@fd530000 {
468 status = "disabled";
469 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100470 reg = <0x0 0xfd530000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100471 interrupt-parent = <&gic>;
472 interrupts = <0 127 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530473 clock-names = "clk_main", "clk_apb";
Michal Simek54b896f2015-10-30 15:39:18 +0100474 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200475 #stream-id-cells = <1>;
476 iommus = <&smmu 0x14eb>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800477 power-domains = <&pd_gdma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100478 };
479
480 fpd_dma_chan5: dma@fd540000 {
481 status = "disabled";
482 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100483 reg = <0x0 0xfd540000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100484 interrupt-parent = <&gic>;
485 interrupts = <0 128 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530486 clock-names = "clk_main", "clk_apb";
Michal Simek54b896f2015-10-30 15:39:18 +0100487 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200488 #stream-id-cells = <1>;
489 iommus = <&smmu 0x14ec>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800490 power-domains = <&pd_gdma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100491 };
492
493 fpd_dma_chan6: dma@fd550000 {
494 status = "disabled";
495 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100496 reg = <0x0 0xfd550000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100497 interrupt-parent = <&gic>;
498 interrupts = <0 129 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530499 clock-names = "clk_main", "clk_apb";
Michal Simek54b896f2015-10-30 15:39:18 +0100500 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200501 #stream-id-cells = <1>;
502 iommus = <&smmu 0x14ed>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800503 power-domains = <&pd_gdma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100504 };
505
506 fpd_dma_chan7: dma@fd560000 {
507 status = "disabled";
508 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100509 reg = <0x0 0xfd560000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100510 interrupt-parent = <&gic>;
511 interrupts = <0 130 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530512 clock-names = "clk_main", "clk_apb";
Michal Simek54b896f2015-10-30 15:39:18 +0100513 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200514 #stream-id-cells = <1>;
515 iommus = <&smmu 0x14ee>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800516 power-domains = <&pd_gdma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100517 };
518
519 fpd_dma_chan8: dma@fd570000 {
520 status = "disabled";
521 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100522 reg = <0x0 0xfd570000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100523 interrupt-parent = <&gic>;
524 interrupts = <0 131 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530525 clock-names = "clk_main", "clk_apb";
Michal Simek54b896f2015-10-30 15:39:18 +0100526 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200527 #stream-id-cells = <1>;
528 iommus = <&smmu 0x14ef>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800529 power-domains = <&pd_gdma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100530 };
531
532 gpu: gpu@fd4b0000 {
533 status = "disabled";
534 compatible = "arm,mali-400", "arm,mali-utgard";
Hyun Kwon991faf72017-08-21 18:54:29 -0700535 reg = <0x0 0xfd4b0000 0x0 0x10000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100536 interrupt-parent = <&gic>;
537 interrupts = <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>;
538 interrupt-names = "IRQGP", "IRQGPMMU", "IRQPP0", "IRQPPMMU0", "IRQPP1", "IRQPPMMU1";
Madhurkiran Harikrishnan69819bd2017-02-17 04:14:45 -0800539 clock-names = "gpu", "gpu_pp0", "gpu_pp1";
Filip Drazicfe716f92016-08-29 19:32:56 +0200540 power-domains = <&pd_gpu>;
Michal Simek54b896f2015-10-30 15:39:18 +0100541 };
542
Kedareswara rao Appanaae9342f2016-09-09 12:36:01 +0530543 /* LPDDMA default allows only secured access. inorder to enable
544 * These dma channels, Users should ensure that these dma
545 * Channels are allowed for non secure access.
546 */
Michal Simek54b896f2015-10-30 15:39:18 +0100547 lpd_dma_chan1: dma@ffa80000 {
548 status = "disabled";
549 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appana199ea1c2016-09-30 10:34:59 +0530550 clock-names = "clk_main", "clk_apb";
Michal Simek72b562a2016-02-11 07:19:06 +0100551 reg = <0x0 0xffa80000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100552 interrupt-parent = <&gic>;
553 interrupts = <0 77 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100554 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200555 #stream-id-cells = <1>;
556 iommus = <&smmu 0x868>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800557 power-domains = <&pd_adma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100558 };
559
560 lpd_dma_chan2: dma@ffa90000 {
561 status = "disabled";
562 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appana199ea1c2016-09-30 10:34:59 +0530563 clock-names = "clk_main", "clk_apb";
Michal Simek72b562a2016-02-11 07:19:06 +0100564 reg = <0x0 0xffa90000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100565 interrupt-parent = <&gic>;
566 interrupts = <0 78 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100567 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200568 #stream-id-cells = <1>;
569 iommus = <&smmu 0x869>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800570 power-domains = <&pd_adma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100571 };
572
573 lpd_dma_chan3: dma@ffaa0000 {
574 status = "disabled";
575 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appana199ea1c2016-09-30 10:34:59 +0530576 clock-names = "clk_main", "clk_apb";
Michal Simek72b562a2016-02-11 07:19:06 +0100577 reg = <0x0 0xffaa0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100578 interrupt-parent = <&gic>;
579 interrupts = <0 79 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100580 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200581 #stream-id-cells = <1>;
582 iommus = <&smmu 0x86a>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800583 power-domains = <&pd_adma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100584 };
585
586 lpd_dma_chan4: dma@ffab0000 {
587 status = "disabled";
588 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appana199ea1c2016-09-30 10:34:59 +0530589 clock-names = "clk_main", "clk_apb";
Michal Simek72b562a2016-02-11 07:19:06 +0100590 reg = <0x0 0xffab0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100591 interrupt-parent = <&gic>;
592 interrupts = <0 80 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100593 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200594 #stream-id-cells = <1>;
595 iommus = <&smmu 0x86b>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800596 power-domains = <&pd_adma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100597 };
598
599 lpd_dma_chan5: dma@ffac0000 {
600 status = "disabled";
601 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appana199ea1c2016-09-30 10:34:59 +0530602 clock-names = "clk_main", "clk_apb";
Michal Simek72b562a2016-02-11 07:19:06 +0100603 reg = <0x0 0xffac0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100604 interrupt-parent = <&gic>;
605 interrupts = <0 81 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100606 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200607 #stream-id-cells = <1>;
608 iommus = <&smmu 0x86c>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800609 power-domains = <&pd_adma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100610 };
611
612 lpd_dma_chan6: dma@ffad0000 {
613 status = "disabled";
614 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appana199ea1c2016-09-30 10:34:59 +0530615 clock-names = "clk_main", "clk_apb";
Michal Simek72b562a2016-02-11 07:19:06 +0100616 reg = <0x0 0xffad0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100617 interrupt-parent = <&gic>;
618 interrupts = <0 82 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100619 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200620 #stream-id-cells = <1>;
621 iommus = <&smmu 0x86d>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800622 power-domains = <&pd_adma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100623 };
624
625 lpd_dma_chan7: dma@ffae0000 {
626 status = "disabled";
627 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appana199ea1c2016-09-30 10:34:59 +0530628 clock-names = "clk_main", "clk_apb";
Michal Simek72b562a2016-02-11 07:19:06 +0100629 reg = <0x0 0xffae0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100630 interrupt-parent = <&gic>;
631 interrupts = <0 83 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100632 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200633 #stream-id-cells = <1>;
634 iommus = <&smmu 0x86e>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800635 power-domains = <&pd_adma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100636 };
637
638 lpd_dma_chan8: dma@ffaf0000 {
639 status = "disabled";
640 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appana199ea1c2016-09-30 10:34:59 +0530641 clock-names = "clk_main", "clk_apb";
Michal Simek72b562a2016-02-11 07:19:06 +0100642 reg = <0x0 0xffaf0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100643 interrupt-parent = <&gic>;
644 interrupts = <0 84 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100645 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200646 #stream-id-cells = <1>;
647 iommus = <&smmu 0x86f>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800648 power-domains = <&pd_adma>;
Michal Simek54b896f2015-10-30 15:39:18 +0100649 };
650
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530651 mc: memory-controller@fd070000 {
652 compatible = "xlnx,zynqmp-ddrc-2.40a";
Michal Simek72b562a2016-02-11 07:19:06 +0100653 reg = <0x0 0xfd070000 0x0 0x30000>;
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530654 interrupt-parent = <&gic>;
655 interrupts = <0 112 4>;
656 };
657
Michal Simek54b896f2015-10-30 15:39:18 +0100658 nand0: nand@ff100000 {
659 compatible = "arasan,nfc-v3p10";
660 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100661 reg = <0x0 0xff100000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100662 clock-names = "clk_sys", "clk_flash";
663 interrupt-parent = <&gic>;
664 interrupts = <0 14 4>;
665 #address-cells = <2>;
666 #size-cells = <1>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200667 #stream-id-cells = <1>;
668 iommus = <&smmu 0x872>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800669 power-domains = <&pd_nand>;
Michal Simek54b896f2015-10-30 15:39:18 +0100670 };
671
672 gem0: ethernet@ff0b0000 {
Michal Simek5804e922016-02-11 15:26:46 +0100673 compatible = "cdns,zynqmp-gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100674 status = "disabled";
675 interrupt-parent = <&gic>;
676 interrupts = <0 57 4>, <0 57 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100677 reg = <0x0 0xff0b0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100678 clock-names = "pclk", "hclk", "tx_clk";
679 #address-cells = <1>;
680 #size-cells = <0>;
Edgar E. Iglesiasfde098f2015-11-26 14:12:20 +0100681 #stream-id-cells = <1>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200682 iommus = <&smmu 0x874>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800683 power-domains = <&pd_eth0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100684 };
685
686 gem1: ethernet@ff0c0000 {
Michal Simek5804e922016-02-11 15:26:46 +0100687 compatible = "cdns,zynqmp-gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100688 status = "disabled";
689 interrupt-parent = <&gic>;
690 interrupts = <0 59 4>, <0 59 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100691 reg = <0x0 0xff0c0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100692 clock-names = "pclk", "hclk", "tx_clk";
693 #address-cells = <1>;
694 #size-cells = <0>;
Edgar E. Iglesiasfde098f2015-11-26 14:12:20 +0100695 #stream-id-cells = <1>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200696 iommus = <&smmu 0x875>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800697 power-domains = <&pd_eth1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100698 };
699
700 gem2: ethernet@ff0d0000 {
Michal Simek5804e922016-02-11 15:26:46 +0100701 compatible = "cdns,zynqmp-gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100702 status = "disabled";
703 interrupt-parent = <&gic>;
704 interrupts = <0 61 4>, <0 61 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100705 reg = <0x0 0xff0d0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100706 clock-names = "pclk", "hclk", "tx_clk";
707 #address-cells = <1>;
708 #size-cells = <0>;
Edgar E. Iglesiasfde098f2015-11-26 14:12:20 +0100709 #stream-id-cells = <1>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200710 iommus = <&smmu 0x876>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800711 power-domains = <&pd_eth2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100712 };
713
714 gem3: ethernet@ff0e0000 {
Michal Simek5804e922016-02-11 15:26:46 +0100715 compatible = "cdns,zynqmp-gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100716 status = "disabled";
717 interrupt-parent = <&gic>;
718 interrupts = <0 63 4>, <0 63 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100719 reg = <0x0 0xff0e0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100720 clock-names = "pclk", "hclk", "tx_clk";
721 #address-cells = <1>;
722 #size-cells = <0>;
Edgar E. Iglesiasfde098f2015-11-26 14:12:20 +0100723 #stream-id-cells = <1>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200724 iommus = <&smmu 0x877>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800725 power-domains = <&pd_eth3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100726 };
727
728 gpio: gpio@ff0a0000 {
729 compatible = "xlnx,zynqmp-gpio-1.0";
730 status = "disabled";
731 #gpio-cells = <0x2>;
732 interrupt-parent = <&gic>;
733 interrupts = <0 16 4>;
Michal Simek7e2df452016-10-20 10:26:13 +0200734 interrupt-controller;
735 #interrupt-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100736 reg = <0x0 0xff0a0000 0x0 0x1000>;
Michal Simek44c45e02017-08-30 08:06:11 +0200737 gpio-controller;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800738 power-domains = <&pd_gpio>;
Michal Simek54b896f2015-10-30 15:39:18 +0100739 };
740
741 i2c0: i2c@ff020000 {
Moritz Fischere94b8df2016-12-22 09:36:11 -0800742 compatible = "cdns,i2c-r1p14", "cdns,i2c-r1p10";
Michal Simek54b896f2015-10-30 15:39:18 +0100743 status = "disabled";
744 interrupt-parent = <&gic>;
745 interrupts = <0 17 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100746 reg = <0x0 0xff020000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100747 #address-cells = <1>;
748 #size-cells = <0>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800749 power-domains = <&pd_i2c0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100750 };
751
752 i2c1: i2c@ff030000 {
Moritz Fischere94b8df2016-12-22 09:36:11 -0800753 compatible = "cdns,i2c-r1p14", "cdns,i2c-r1p10";
Michal Simek54b896f2015-10-30 15:39:18 +0100754 status = "disabled";
755 interrupt-parent = <&gic>;
756 interrupts = <0 18 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100757 reg = <0x0 0xff030000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100758 #address-cells = <1>;
759 #size-cells = <0>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800760 power-domains = <&pd_i2c1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100761 };
762
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530763 ocm: memory-controller@ff960000 {
764 compatible = "xlnx,zynqmp-ocmc-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100765 reg = <0x0 0xff960000 0x0 0x1000>;
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530766 interrupt-parent = <&gic>;
767 interrupts = <0 10 4>;
768 };
769
Michal Simek54b896f2015-10-30 15:39:18 +0100770 pcie: pcie@fd0e0000 {
771 compatible = "xlnx,nwl-pcie-2.11";
772 status = "disabled";
773 #address-cells = <3>;
774 #size-cells = <2>;
775 #interrupt-cells = <1>;
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530776 msi-controller;
Michal Simek54b896f2015-10-30 15:39:18 +0100777 device_type = "pci";
778 interrupt-parent = <&gic>;
Michal Simekf9fda432016-01-20 12:59:23 +0100779 interrupts = <0 118 4>,
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530780 <0 117 4>,
Michal Simekf9fda432016-01-20 12:59:23 +0100781 <0 116 4>,
782 <0 115 4>, /* MSI_1 [63...32] */
783 <0 114 4>; /* MSI_0 [31...0] */
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530784 interrupt-names = "misc","dummy","intx", "msi1", "msi0";
785 msi-parent = <&pcie>;
Michal Simek72b562a2016-02-11 07:19:06 +0100786 reg = <0x0 0xfd0e0000 0x0 0x1000>,
787 <0x0 0xfd480000 0x0 0x1000>,
Bharat Kumar Gogadae829f072016-08-02 20:34:13 +0530788 <0x80 0x00000000 0x0 0x1000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100789 reg-names = "breg", "pcireg", "cfg";
Bharat Kumar Gogadae829f072016-08-02 20:34:13 +0530790 ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000 /* non-prefetchable memory */
791 0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */
Rob Herring1559f562017-03-21 21:03:13 -0500792 bus-range = <0x00 0xff>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530793 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
794 interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
795 <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
796 <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
797 <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
Filip Drazicfe716f92016-08-29 19:32:56 +0200798 power-domains = <&pd_pcie>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530799 pcie_intc: legacy-interrupt-controller {
800 interrupt-controller;
801 #address-cells = <0>;
802 #interrupt-cells = <1>;
803 };
Michal Simek54b896f2015-10-30 15:39:18 +0100804 };
805
806 qspi: spi@ff0f0000 {
807 compatible = "xlnx,zynqmp-qspi-1.0";
808 status = "disabled";
809 clock-names = "ref_clk", "pclk";
810 interrupts = <0 15 4>;
811 interrupt-parent = <&gic>;
812 num-cs = <1>;
Michal Simek72b562a2016-02-11 07:19:06 +0100813 reg = <0x0 0xff0f0000 0x0 0x1000>,
814 <0x0 0xc0000000 0x0 0x8000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100815 #address-cells = <1>;
816 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200817 #stream-id-cells = <1>;
818 iommus = <&smmu 0x873>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800819 power-domains = <&pd_qspi>;
Michal Simek54b896f2015-10-30 15:39:18 +0100820 };
821
822 rtc: rtc@ffa60000 {
823 compatible = "xlnx,zynqmp-rtc";
824 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100825 reg = <0x0 0xffa60000 0x0 0x100>;
Michal Simek54b896f2015-10-30 15:39:18 +0100826 interrupt-parent = <&gic>;
827 interrupts = <0 26 4>, <0 27 4>;
828 interrupt-names = "alarm", "sec";
Nava kishore Mannefaa728f2017-01-27 18:20:14 +0530829 calibration = <0x8000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100830 };
831
Anurag Kumar Vulisha2d112502016-05-17 16:49:01 +0530832 serdes: zynqmp_phy@fd400000 {
833 compatible = "xlnx,zynqmp-psgtr";
834 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100835 reg = <0x0 0xfd400000 0x0 0x40000>,
836 <0x0 0xfd3d0000 0x0 0x1000>,
Michal Simek72b562a2016-02-11 07:19:06 +0100837 <0x0 0xff5e0000 0x0 0x1000>;
Anurag Kumar Vulisha66ee0d22017-02-08 17:09:10 +0530838 reg-names = "serdes", "siou", "lpd";
Michal Simekc79738d2017-01-17 14:36:54 +0100839 nvmem-cells = <&soc_revision>;
840 nvmem-cell-names = "soc_revision";
Anurag Kumar Vulisha767e9752017-02-06 21:40:34 +0530841 resets = <&rst 16>, <&rst 59>, <&rst 60>,
842 <&rst 61>, <&rst 62>, <&rst 63>,
843 <&rst 64>, <&rst 3>, <&rst 29>,
844 <&rst 30>, <&rst 31>, <&rst 32>;
845 reset-names = "sata_rst", "usb0_crst", "usb1_crst",
846 "usb0_hibrst", "usb1_hibrst", "usb0_apbrst",
847 "usb1_apbrst", "dp_rst", "gem0_rst",
848 "gem1_rst", "gem2_rst", "gem3_rst";
Anurag Kumar Vulisha2d112502016-05-17 16:49:01 +0530849 lane0: lane0 {
850 #phy-cells = <4>;
851 };
852 lane1: lane1 {
853 #phy-cells = <4>;
854 };
855 lane2: lane2 {
856 #phy-cells = <4>;
857 };
858 lane3: lane3 {
859 #phy-cells = <4>;
860 };
861 };
862
Michal Simek54b896f2015-10-30 15:39:18 +0100863 sata: ahci@fd0c0000 {
864 compatible = "ceva,ahci-1v84";
865 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100866 reg = <0x0 0xfd0c0000 0x0 0x2000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100867 interrupt-parent = <&gic>;
868 interrupts = <0 133 4>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800869 power-domains = <&pd_sata>;
Anurag Kumar Vulisha4e2aaef2017-07-04 20:03:42 +0530870 #stream-id-cells = <4>;
871 iommus = <&smmu 0x4c0>, <&smmu 0x4c1>,
872 <&smmu 0x4c2>, <&smmu 0x4c3>;
873 /* dma-coherent; */
Michal Simek54b896f2015-10-30 15:39:18 +0100874 };
875
876 sdhci0: sdhci@ff160000 {
Michal Simekba087532016-02-22 09:57:27 +0100877 u-boot,dm-pre-reloc;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530878 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100879 status = "disabled";
880 interrupt-parent = <&gic>;
881 interrupts = <0 48 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100882 reg = <0x0 0xff160000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100883 clock-names = "clk_xin", "clk_ahb";
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530884 xlnx,device_id = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200885 #stream-id-cells = <1>;
886 iommus = <&smmu 0x870>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800887 power-domains = <&pd_sd0>;
Manish Narani61072012017-07-19 21:16:33 +0530888 nvmem-cells = <&soc_revision>;
889 nvmem-cell-names = "soc_revision";
Michal Simek54b896f2015-10-30 15:39:18 +0100890 };
891
892 sdhci1: sdhci@ff170000 {
Michal Simekba087532016-02-22 09:57:27 +0100893 u-boot,dm-pre-reloc;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530894 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100895 status = "disabled";
896 interrupt-parent = <&gic>;
897 interrupts = <0 49 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100898 reg = <0x0 0xff170000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100899 clock-names = "clk_xin", "clk_ahb";
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530900 xlnx,device_id = <1>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200901 #stream-id-cells = <1>;
902 iommus = <&smmu 0x871>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800903 power-domains = <&pd_sd1>;
Manish Narani61072012017-07-19 21:16:33 +0530904 nvmem-cells = <&soc_revision>;
905 nvmem-cell-names = "soc_revision";
Michal Simek54b896f2015-10-30 15:39:18 +0100906 };
907
Michal Simek6471f8e2017-11-02 11:51:59 +0100908 pinctrl0: pinctrl@ff180000 {
909 compatible = "xlnx,pinctrl-zynqmp";
910 status = "disabled";
911 reg = <0x0 0xff180000 0x0 0x1000>;
912 };
913
Michal Simek54b896f2015-10-30 15:39:18 +0100914 smmu: smmu@fd800000 {
915 compatible = "arm,mmu-500";
Michal Simek72b562a2016-02-11 07:19:06 +0100916 reg = <0x0 0xfd800000 0x0 0x20000>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200917 #iommu-cells = <1>;
Naga Sureshkumar Relli033f87c2017-03-09 20:00:13 +0530918 status = "disabled";
Michal Simek54b896f2015-10-30 15:39:18 +0100919 #global-interrupts = <1>;
920 interrupt-parent = <&gic>;
Edgar E. Iglesiasf1880d82015-11-26 14:12:19 +0100921 interrupts = <0 155 4>,
922 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
923 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
924 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
925 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100926 };
927
928 spi0: spi@ff040000 {
929 compatible = "cdns,spi-r1p6";
930 status = "disabled";
931 interrupt-parent = <&gic>;
932 interrupts = <0 19 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100933 reg = <0x0 0xff040000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100934 clock-names = "ref_clk", "pclk";
935 #address-cells = <1>;
936 #size-cells = <0>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800937 power-domains = <&pd_spi0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100938 };
939
940 spi1: spi@ff050000 {
941 compatible = "cdns,spi-r1p6";
942 status = "disabled";
943 interrupt-parent = <&gic>;
944 interrupts = <0 20 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100945 reg = <0x0 0xff050000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100946 clock-names = "ref_clk", "pclk";
947 #address-cells = <1>;
948 #size-cells = <0>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800949 power-domains = <&pd_spi1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100950 };
951
952 ttc0: timer@ff110000 {
953 compatible = "cdns,ttc";
954 status = "disabled";
955 interrupt-parent = <&gic>;
956 interrupts = <0 36 4>, <0 37 4>, <0 38 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100957 reg = <0x0 0xff110000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100958 timer-width = <32>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800959 power-domains = <&pd_ttc0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100960 };
961
962 ttc1: timer@ff120000 {
963 compatible = "cdns,ttc";
964 status = "disabled";
965 interrupt-parent = <&gic>;
966 interrupts = <0 39 4>, <0 40 4>, <0 41 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100967 reg = <0x0 0xff120000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100968 timer-width = <32>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800969 power-domains = <&pd_ttc1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100970 };
971
972 ttc2: timer@ff130000 {
973 compatible = "cdns,ttc";
974 status = "disabled";
975 interrupt-parent = <&gic>;
976 interrupts = <0 42 4>, <0 43 4>, <0 44 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100977 reg = <0x0 0xff130000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100978 timer-width = <32>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800979 power-domains = <&pd_ttc2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100980 };
981
982 ttc3: timer@ff140000 {
983 compatible = "cdns,ttc";
984 status = "disabled";
985 interrupt-parent = <&gic>;
986 interrupts = <0 45 4>, <0 46 4>, <0 47 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100987 reg = <0x0 0xff140000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100988 timer-width = <32>;
Soren Brinkmann40ef7de2016-01-11 15:34:42 -0800989 power-domains = <&pd_ttc3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100990 };
991
992 uart0: serial@ff000000 {
Michal Simekba087532016-02-22 09:57:27 +0100993 u-boot,dm-pre-reloc;
Michal Simek8f0dc3e2015-11-27 13:22:58 +0100994 compatible = "cdns,uart-r1p12", "xlnx,xuartps";
Michal Simek54b896f2015-10-30 15:39:18 +0100995 status = "disabled";
996 interrupt-parent = <&gic>;
997 interrupts = <0 21 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100998 reg = <0x0 0xff000000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100999 clock-names = "uart_clk", "pclk";
Soren Brinkmann40ef7de2016-01-11 15:34:42 -08001000 power-domains = <&pd_uart0>;
Michal Simek54b896f2015-10-30 15:39:18 +01001001 };
1002
1003 uart1: serial@ff010000 {
Michal Simekba087532016-02-22 09:57:27 +01001004 u-boot,dm-pre-reloc;
Michal Simek8f0dc3e2015-11-27 13:22:58 +01001005 compatible = "cdns,uart-r1p12", "xlnx,xuartps";
Michal Simek54b896f2015-10-30 15:39:18 +01001006 status = "disabled";
1007 interrupt-parent = <&gic>;
1008 interrupts = <0 22 4>;
Michal Simek72b562a2016-02-11 07:19:06 +01001009 reg = <0x0 0xff010000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +01001010 clock-names = "uart_clk", "pclk";
Soren Brinkmann40ef7de2016-01-11 15:34:42 -08001011 power-domains = <&pd_uart1>;
Michal Simek54b896f2015-10-30 15:39:18 +01001012 };
1013
Manish Narani047096e2017-03-27 17:47:00 +05301014 usb0: usb0@ff9d0000 {
Michal Simek13111a12016-04-07 15:06:07 +02001015 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +01001016 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +01001017 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +02001018 compatible = "xlnx,zynqmp-dwc3";
Manish Narani047096e2017-03-27 17:47:00 +05301019 reg = <0x0 0xff9d0000 0x0 0x100>;
Michal Simek13111a12016-04-07 15:06:07 +02001020 clock-names = "bus_clk", "ref_clk";
Soren Brinkmann40ef7de2016-01-11 15:34:42 -08001021 power-domains = <&pd_usb0>;
Michal Simek13111a12016-04-07 15:06:07 +02001022 ranges;
Anurag Kumar Vulisha042323c2017-03-02 14:40:51 +05301023 nvmem-cells = <&soc_revision>;
1024 nvmem-cell-names = "soc_revision";
Michal Simek13111a12016-04-07 15:06:07 +02001025
1026 dwc3_0: dwc3@fe200000 {
1027 compatible = "snps,dwc3";
1028 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +01001029 reg = <0x0 0xfe200000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +02001030 interrupt-parent = <&gic>;
Manish Narani97143bd2017-01-18 17:34:48 +05301031 interrupts = <0 65 4>, <0 69 4>;
Anurag Kumar Vulisha4bf99f82017-06-20 16:25:16 +05301032 #stream-id-cells = <1>;
1033 iommus = <&smmu 0x860>;
Anurag Kumar Vulisha011bd7d2017-03-10 19:18:17 +05301034 snps,quirk-frame-length-adjustment = <0x20>;
Michal Simek13111a12016-04-07 15:06:07 +02001035 snps,refclk_fladj;
Manish Narani047096e2017-03-27 17:47:00 +05301036 /* dma-coherent; */
Michal Simek13111a12016-04-07 15:06:07 +02001037 };
Michal Simek54b896f2015-10-30 15:39:18 +01001038 };
1039
Manish Narani047096e2017-03-27 17:47:00 +05301040 usb1: usb1@ff9e0000 {
Michal Simek13111a12016-04-07 15:06:07 +02001041 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +01001042 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +01001043 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +02001044 compatible = "xlnx,zynqmp-dwc3";
Manish Narani047096e2017-03-27 17:47:00 +05301045 reg = <0x0 0xff9e0000 0x0 0x100>;
Michal Simek13111a12016-04-07 15:06:07 +02001046 clock-names = "bus_clk", "ref_clk";
Soren Brinkmann40ef7de2016-01-11 15:34:42 -08001047 power-domains = <&pd_usb1>;
Michal Simek13111a12016-04-07 15:06:07 +02001048 ranges;
Anurag Kumar Vulisha042323c2017-03-02 14:40:51 +05301049 nvmem-cells = <&soc_revision>;
1050 nvmem-cell-names = "soc_revision";
Michal Simek13111a12016-04-07 15:06:07 +02001051
1052 dwc3_1: dwc3@fe300000 {
1053 compatible = "snps,dwc3";
1054 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +01001055 reg = <0x0 0xfe300000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +02001056 interrupt-parent = <&gic>;
Manish Narani97143bd2017-01-18 17:34:48 +05301057 interrupts = <0 70 4>, <0 74 4>;
Anurag Kumar Vulisha4bf99f82017-06-20 16:25:16 +05301058 #stream-id-cells = <1>;
1059 iommus = <&smmu 0x861>;
Anurag Kumar Vulisha011bd7d2017-03-10 19:18:17 +05301060 snps,quirk-frame-length-adjustment = <0x20>;
Michal Simek13111a12016-04-07 15:06:07 +02001061 snps,refclk_fladj;
Manish Narani047096e2017-03-27 17:47:00 +05301062 /* dma-coherent; */
Michal Simek13111a12016-04-07 15:06:07 +02001063 };
Michal Simek54b896f2015-10-30 15:39:18 +01001064 };
1065
1066 watchdog0: watchdog@fd4d0000 {
1067 compatible = "cdns,wdt-r1p2";
1068 status = "disabled";
1069 interrupt-parent = <&gic>;
Punnaiah Choudary Kallurid67bab62015-11-04 12:34:17 +05301070 interrupts = <0 113 1>;
Michal Simek72b562a2016-02-11 07:19:06 +01001071 reg = <0x0 0xfd4d0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +01001072 timeout-sec = <10>;
1073 };
1074
Michal Simek1bb4be32017-11-02 12:04:43 +01001075 xilinx_ams: ams@ffa50000 {
1076 compatible = "xlnx,zynqmp-ams";
1077 status = "disabled";
1078 interrupt-parent = <&gic>;
1079 interrupts = <0 56 4>;
1080 interrupt-names = "ams-irq";
1081 reg = <0x0 0xffa50000 0x0 0x800>;
1082 reg-names = "ams-base";
1083 #address-cells = <2>;
1084 #size-cells = <2>;
1085 #io-channel-cells = <1>;
1086 ranges;
1087
1088 ams_ps: ams_ps@ffa50800 {
1089 compatible = "xlnx,zynqmp-ams-ps";
1090 status = "disabled";
1091 reg = <0x0 0xffa50800 0x0 0x400>;
1092 };
1093
1094 ams_pl: ams_pl@ffa50c00 {
1095 compatible = "xlnx,zynqmp-ams-pl";
1096 status = "disabled";
1097 reg = <0x0 0xffa50c00 0x0 0x400>;
1098 };
1099 };
1100
Hyun Kwon4fb90b3e2015-11-23 17:12:54 -08001101 xlnx_dp: dp@fd4a0000 {
Michal Simek54b896f2015-10-30 15:39:18 +01001102 compatible = "xlnx,v-dp";
1103 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +01001104 reg = <0x0 0xfd4a0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +01001105 interrupts = <0 119 4>;
1106 interrupt-parent = <&gic>;
1107 clock-names = "aclk", "aud_clk";
Jyotheeswar Reddy Mutthareddyvari2b3ad8f2017-01-02 14:34:51 +05301108 power-domains = <&pd_dp>;
Michal Simek54b896f2015-10-30 15:39:18 +01001109 xlnx,dp-version = "v1.2";
1110 xlnx,max-lanes = <2>;
1111 xlnx,max-link-rate = <540000>;
1112 xlnx,max-bpc = <16>;
1113 xlnx,enable-ycrcb;
1114 xlnx,colormetry = "rgb";
1115 xlnx,bpc = <8>;
1116 xlnx,audio-chan = <2>;
1117 xlnx,dp-sub = <&xlnx_dp_sub>;
Hyun Kwon7e58f3b2015-11-23 17:12:55 -08001118 xlnx,max-pclock-frequency = <300000>;
Michal Simek54b896f2015-10-30 15:39:18 +01001119 };
1120
Hyun Kwon4fb90b3e2015-11-23 17:12:54 -08001121 xlnx_dp_sub: dp_sub@fd4aa000 {
Michal Simek54b896f2015-10-30 15:39:18 +01001122 compatible = "xlnx,dp-sub";
1123 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +01001124 reg = <0x0 0xfd4aa000 0x0 0x1000>,
1125 <0x0 0xfd4ab000 0x0 0x1000>,
1126 <0x0 0xfd4ac000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +01001127 reg-names = "blend", "av_buf", "aud";
1128 xlnx,output-fmt = "rgb";
Hyun Kwon7e58f3b2015-11-23 17:12:55 -08001129 xlnx,vid-fmt = "yuyv";
1130 xlnx,gfx-fmt = "rgb565";
Jyotheeswar Reddy Mutthareddyvari2b3ad8f2017-01-02 14:34:51 +05301131 power-domains = <&pd_dp>;
Michal Simek54b896f2015-10-30 15:39:18 +01001132 };
1133
1134 xlnx_dpdma: dma@fd4c0000 {
1135 compatible = "xlnx,dpdma";
1136 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +01001137 reg = <0x0 0xfd4c0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +01001138 interrupts = <0 122 4>;
1139 interrupt-parent = <&gic>;
1140 clock-names = "axi_clk";
Jyotheeswar Reddy Mutthareddyvari2b3ad8f2017-01-02 14:34:51 +05301141 power-domains = <&pd_dp>;
Michal Simek54b896f2015-10-30 15:39:18 +01001142 dma-channels = <6>;
1143 #dma-cells = <1>;
Michal Simek79c1cbf2016-11-11 13:21:04 +01001144 dma-video0channel {
Michal Simek54b896f2015-10-30 15:39:18 +01001145 compatible = "xlnx,video0";
1146 };
Michal Simek79c1cbf2016-11-11 13:21:04 +01001147 dma-video1channel {
Michal Simek54b896f2015-10-30 15:39:18 +01001148 compatible = "xlnx,video1";
1149 };
Michal Simek79c1cbf2016-11-11 13:21:04 +01001150 dma-video2channel {
Michal Simek54b896f2015-10-30 15:39:18 +01001151 compatible = "xlnx,video2";
1152 };
Michal Simek79c1cbf2016-11-11 13:21:04 +01001153 dma-graphicschannel {
Michal Simek54b896f2015-10-30 15:39:18 +01001154 compatible = "xlnx,graphics";
1155 };
Michal Simek79c1cbf2016-11-11 13:21:04 +01001156 dma-audio0channel {
Michal Simek54b896f2015-10-30 15:39:18 +01001157 compatible = "xlnx,audio0";
1158 };
Michal Simek79c1cbf2016-11-11 13:21:04 +01001159 dma-audio1channel {
Michal Simek54b896f2015-10-30 15:39:18 +01001160 compatible = "xlnx,audio1";
1161 };
1162 };
1163 };
1164};