blob: f31972c7b6fe7d42380625dd5df09a16eacdef3c [file] [log] [blame]
TsiChungLiew8cb946d2008-01-15 14:15:46 -06001/*
2 * Configuation settings for the Freescale MCF5475 board.
3 *
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26/*
27 * board/config.h - configuration options, board specific
28 */
29
30#ifndef _M5475EVB_H
31#define _M5475EVB_H
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37#define CONFIG_MCF547x_8x /* define processor family */
38#define CONFIG_M547x /* define processor type */
39#define CONFIG_M5475 /* define processor type */
40
TsiChungLiew8cb946d2008-01-15 14:15:46 -060041#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew8cb946d2008-01-15 14:15:46 -060043#define CONFIG_BAUDRATE 115200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044#define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
TsiChungLiew8cb946d2008-01-15 14:15:46 -060045
46#define CONFIG_HW_WATCHDOG
47#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
48
49/* Command line configuration */
50#include <config_cmd_default.h>
51
52#define CONFIG_CMD_CACHE
53#undef CONFIG_CMD_DATE
54#define CONFIG_CMD_ELF
55#define CONFIG_CMD_FLASH
56#define CONFIG_CMD_I2C
57#define CONFIG_CMD_MEMORY
58#define CONFIG_CMD_MISC
59#define CONFIG_CMD_MII
60#define CONFIG_CMD_NET
61#define CONFIG_CMD_PCI
62#define CONFIG_CMD_PING
63#define CONFIG_CMD_REGINFO
64#define CONFIG_CMD_USB
65
66#define CONFIG_SLTTMR
67
68#define CONFIG_FSLDMAFEC
69#ifdef CONFIG_FSLDMAFEC
TsiChungLiew8cb946d2008-01-15 14:15:46 -060070# define CONFIG_MII 1
TsiChung Liewb3162452008-03-30 01:22:13 -050071# define CONFIG_MII_INIT 1
TsiChungLiew8cb946d2008-01-15 14:15:46 -060072# define CONFIG_HAS_ETH1
73
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074# define CONFIG_SYS_DMA_USE_INTSRAM 1
75# define CONFIG_SYS_DISCOVER_PHY
76# define CONFIG_SYS_RX_ETH_BUFFER 32
77# define CONFIG_SYS_TX_ETH_BUFFER 48
78# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8cb946d2008-01-15 14:15:46 -060079
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080# define CONFIG_SYS_FEC0_PINMUX 0
81# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
82# define CONFIG_SYS_FEC1_PINMUX 0
83# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew8cb946d2008-01-15 14:15:46 -060084
Wolfgang Denka1be4762008-05-20 16:00:29 +020085# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
87# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew8cb946d2008-01-15 14:15:46 -060088# define FECDUPLEX FULL
89# define FECSPEED _100BASET
90# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
92# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8cb946d2008-01-15 14:15:46 -060093# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew8cb946d2008-01-15 14:15:46 -060095
96# define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
97# define CONFIG_ETH1ADDR 00:e0:0c:bc:e5:61
98# define CONFIG_IPADDR 192.162.1.2
99# define CONFIG_NETMASK 255.255.255.0
100# define CONFIG_SERVERIP 192.162.1.1
101# define CONFIG_GATEWAYIP 192.162.1.1
102# define CONFIG_OVERWRITE_ETHADDR_ONCE
103
104#endif
105
106#ifdef CONFIG_CMD_USB
107# define CONFIG_USB_OHCI_NEW
108# define CONFIG_USB_STORAGE
109
110# ifndef CONFIG_CMD_PCI
111# define CONFIG_CMD_PCI
112# endif
113# define CONFIG_PCI_OHCI
114# define CONFIG_DOS_PARTITION
115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116# undef CONFIG_SYS_USB_OHCI_BOARD_INIT
117# undef CONFIG_SYS_USB_OHCI_CPU_INIT
118# define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
119# define CONFIG_SYS_USB_OHCI_SLOT_NAME "isp1561"
120# define CONFIG_SYS_OHCI_SWAP_REG_ACCESS
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600121#endif
122
123/* I2C */
124#define CONFIG_FSL_I2C
125#define CONFIG_HARD_I2C /* I2C with hw support */
126#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_I2C_SPEED 80000
128#define CONFIG_SYS_I2C_SLAVE 0x7F
129#define CONFIG_SYS_I2C_OFFSET 0x00008F00
130#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600131
132/* PCI */
133#ifdef CONFIG_CMD_PCI
134#define CONFIG_PCI 1
135#define CONFIG_PCI_PNP 1
TsiChung Liew521f97b2008-03-30 01:19:06 -0500136#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600137
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 8
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_PCI_MEM_BUS 0x80000000
141#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
142#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600143
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_PCI_IO_BUS 0x71000000
145#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
146#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_PCI_CFG_BUS 0x70000000
149#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
150#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600151#endif
152
153#define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
154#define CONFIG_UDP_CHECKSUM
155
156#ifdef CONFIG_MCFFEC
157# define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
158# define CONFIG_IPADDR 192.162.1.2
159# define CONFIG_NETMASK 255.255.255.0
160# define CONFIG_SERVERIP 192.162.1.1
161# define CONFIG_GATEWAYIP 192.162.1.1
162# define CONFIG_OVERWRITE_ETHADDR_ONCE
163#endif /* FEC_ENET */
164
165#define CONFIG_HOSTNAME M547xEVB
166#define CONFIG_EXTRA_ENV_SETTINGS \
167 "netdev=eth0\0" \
168 "loadaddr=10000\0" \
169 "u-boot=u-boot.bin\0" \
170 "load=tftp ${loadaddr) ${u-boot}\0" \
171 "upd=run load; run prog\0" \
172 "prog=prot off bank 1;" \
Jason Jinded4eb42011-08-19 10:10:40 +0800173 "era ff800000 ff83ffff;" \
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600174 "cp.b ${loadaddr} ff800000 ${filesize};"\
175 "save\0" \
176 ""
177
178#define CONFIG_PRAM 512 /* 512 KB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_PROMPT "-> "
180#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600181
182#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600184#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600186#endif
187
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
189#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
190#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
191#define CONFIG_SYS_LOAD_ADDR 0x00010000
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600192
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_HZ 1000
194#define CONFIG_SYS_CLK CONFIG_SYS_BUSCLK
195#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600196
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_MBAR 0xF0000000
198#define CONFIG_SYS_INTSRAM (CONFIG_SYS_MBAR + 0x10000)
199#define CONFIG_SYS_INTSRAMSZ 0x8000
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201/*#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)*/
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600202
203/*
204 * Low Level Configuration Settings
205 * (address mappings, register initial values, etc.)
206 * You should know what you are doing if you make changes here.
207 */
208/*-----------------------------------------------------------------------
209 * Definitions for initial stack pointer and data area (in DPRAM)
210 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_INIT_RAM_ADDR 0xF2000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200212#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_INIT_RAM_CTRL 0x21
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200214#define CONFIG_SYS_INIT_RAM1_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_INIT_RAM1_END 0x1000 /* End of used area in internal SRAM */
216#define CONFIG_SYS_INIT_RAM1_CTRL 0x21
Wolfgang Denk0191e472010-10-26 14:34:52 +0200217#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600219
220/*-----------------------------------------------------------------------
221 * Start addresses for the final memory configuration
222 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600224 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_SDRAM_BASE 0x00000000
226#define CONFIG_SYS_SDRAM_CFG1 0x73711630
227#define CONFIG_SYS_SDRAM_CFG2 0x46770000
228#define CONFIG_SYS_SDRAM_CTRL 0xE10B0000
229#define CONFIG_SYS_SDRAM_EMOD 0x40010000
230#define CONFIG_SYS_SDRAM_MODE 0x018D0000
231#define CONFIG_SYS_SDRAM_DRVSTRENGTH 0x000002AA
232#ifdef CONFIG_SYS_DRAMSZ1
233# define CONFIG_SYS_SDRAM_SIZE (CONFIG_SYS_DRAMSZ + CONFIG_SYS_DRAMSZ1)
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600234#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235# define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_DRAMSZ
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600236#endif
237
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
239#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600240
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
242#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600243
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600245
Jason Jinded4eb42011-08-19 10:10:40 +0800246/* Reserve 256 kB for malloc() */
247#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600248/*
249 * For booting Linux, the board info and command line data
250 * have to be in the first 8 MB of memory, since this is
251 * the maximum mapped by the Linux kernel during initialization ??
252 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600254
255/*-----------------------------------------------------------------------
256 * FLASH organization
257 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_FLASH_CFI
259#ifdef CONFIG_SYS_FLASH_CFI
260# define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200261# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
263# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
264# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
265# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
266#ifdef CONFIG_SYS_NOR1SZ
267# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
268# define CONFIG_SYS_FLASH_SIZE ((CONFIG_SYS_NOR1SZ + CONFIG_SYS_BOOTSZ) << 20)
269# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600270#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
272# define CONFIG_SYS_FLASH_SIZE (CONFIG_SYS_BOOTSZ << 20)
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600273#endif
274#endif
275
276/* Configuration for environment
Jason Jinded4eb42011-08-19 10:10:40 +0800277 * Environment is not embedded in u-boot but at offset 0x40000 on the flash.
278 * First time runing may have env crc error warning if there is
279 * no correct environment on the flash.
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600280 */
Jason Jinded4eb42011-08-19 10:10:40 +0800281#define CONFIG_ENV_OFFSET 0x40000
282#define CONFIG_ENV_SECT_SIZE 0x10000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200283#define CONFIG_ENV_IS_IN_FLASH 1
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600284
285/*-----------------------------------------------------------------------
286 * Cache Configuration
287 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600289
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600290#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200291 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600292#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200293 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600294#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA + \
295 CF_CACR_IDCM)
296#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
297#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
298 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
299 CF_ACR_EN | CF_ACR_SM_ALL)
300#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_BCINVA | \
301 CF_CACR_IEC | CF_CACR_ICINVA)
302#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
303 CF_CACR_DEC | CF_CACR_DDCM_P | \
304 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
305
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600306/*-----------------------------------------------------------------------
307 * Chipselect bank definitions
308 */
309/*
310 * CS0 - NOR Flash 1, 2, 4, or 8MB
311 * CS1 - NOR Flash
312 * CS2 - Available
313 * CS3 - Available
314 * CS4 - Available
315 * CS5 - Available
316 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_CS0_BASE 0xFF800000
318#define CONFIG_SYS_CS0_MASK (((CONFIG_SYS_BOOTSZ << 20) - 1) & 0xFFFF0001)
319#define CONFIG_SYS_CS0_CTRL 0x00101980
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600320
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200321#ifdef CONFIG_SYS_NOR1SZ
322#define CONFIG_SYS_CS1_BASE 0xE0000000
323#define CONFIG_SYS_CS1_MASK (((CONFIG_SYS_NOR1SZ << 20) - 1) & 0xFFFF0001)
324#define CONFIG_SYS_CS1_CTRL 0x00101D80
TsiChungLiew8cb946d2008-01-15 14:15:46 -0600325#endif
326
327#endif /* _M5475EVB_H */