blob: c54de9fc12ba3053e767a3fcdf80266de82b9a82 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +05302/*
3 * (C) Copyright 2013 SAMSUNG Electronics
4 * Rajeshwari Shinde <rajeshwari.s@samsung.com>
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +05305 */
6
7#include <common.h>
8#include <cros_ec.h>
Simon Glassed38aef2020-05-10 11:40:03 -06009#include <env.h>
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +053010#include <errno.h>
11#include <fdtdec.h>
Simon Glassf11478f2019-12-28 10:45:07 -070012#include <hang.h>
Simon Glassa7b51302019-11-14 12:57:46 -070013#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060014#include <net.h>
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +053015#include <spi.h>
16#include <tmu.h>
17#include <netdev.h>
18#include <asm/io.h>
Simon Glass37f11622014-10-20 19:48:37 -060019#include <asm/gpio.h>
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +053020#include <asm/arch/board.h>
21#include <asm/arch/cpu.h>
22#include <asm/arch/dwmmc.h>
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +053023#include <asm/arch/mmc.h>
24#include <asm/arch/pinmux.h>
25#include <asm/arch/power.h>
Ajay Kumar11763482014-09-05 16:53:30 +053026#include <asm/arch/system.h>
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +053027#include <asm/arch/sromc.h>
Piotr Wilczek2c3eed52014-03-07 14:59:45 +010028#include <lcd.h>
Przemyslaw Marczak110aa292015-04-20 20:07:50 +020029#include <i2c.h>
Marek Szyprowskibc4a2e32020-01-17 14:02:44 +010030#include <mmc.h>
31#include <stdio_dev.h>
Lukasz Majewski7573b962015-03-03 17:32:03 +010032#include <usb.h>
Joonyoung Shim95d3a1d2015-05-22 18:14:24 +020033#include <dwc3-uboot.h>
34#include <samsung/misc.h>
Thomas Abraham8d84faa2016-04-23 22:18:14 +053035#include <dm/pinctrl.h>
36#include <dm.h>
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +053037
38DECLARE_GLOBAL_DATA_PTR;
39
Jeroen Hofstee5cd82942014-10-08 22:57:28 +020040__weak int exynos_early_init_f(void)
Piotr Wilczek942d0a92014-03-07 14:59:43 +010041{
42 return 0;
43}
Piotr Wilczek942d0a92014-03-07 14:59:43 +010044
Jeroen Hofstee5cd82942014-10-08 22:57:28 +020045__weak int exynos_power_init(void)
Piotr Wilczek942d0a92014-03-07 14:59:43 +010046{
47 return 0;
48}
Piotr Wilczek942d0a92014-03-07 14:59:43 +010049
Marek Szyprowskibc4a2e32020-01-17 14:02:44 +010050/**
51 * get_boot_mmc_dev() - read boot MMC device id from XOM[7:5] pins.
52 */
53static int get_boot_mmc_dev(void)
54{
55 u32 mode = readl(EXYNOS4_OP_MODE) & 0x1C;
56
57 if (mode == 0x04)
58 return 2; /* MMC2: SD */
59
60 /* MMC0: eMMC or unknown */
61 return 0;
62}
63
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +053064#if defined CONFIG_EXYNOS_TMU
65/* Boot Time Thermal Analysis for SoC temperature threshold breach */
66static void boot_temp_check(void)
67{
68 int temp;
69
70 switch (tmu_monitor(&temp)) {
71 case TMU_STATUS_NORMAL:
72 break;
73 case TMU_STATUS_TRIPPED:
74 /*
75 * Status TRIPPED ans WARNING means corresponding threshold
76 * breach
77 */
78 puts("EXYNOS_TMU: TRIPPING! Device power going down ...\n");
79 set_ps_hold_ctrl();
80 hang();
81 break;
82 case TMU_STATUS_WARNING:
83 puts("EXYNOS_TMU: WARNING! Temperature very high\n");
84 break;
85 case TMU_STATUS_INIT:
86 /*
87 * TMU_STATUS_INIT means something is wrong with temperature
88 * sensing and TMU status was changed back from NORMAL to INIT.
89 */
90 puts("EXYNOS_TMU: WARNING! Temperature sensing not done\n");
91 break;
92 default:
93 debug("EXYNOS_TMU: Unknown TMU state\n");
94 }
95}
96#endif
97
98int board_init(void)
99{
100 gd->bd->bi_boot_params = (PHYS_SDRAM_1 + 0x100UL);
101#if defined CONFIG_EXYNOS_TMU
102 if (tmu_init(gd->fdt_blob) != TMU_STATUS_NORMAL) {
103 debug("%s: Failed to init TMU\n", __func__);
104 return -1;
105 }
106 boot_temp_check();
107#endif
Przemyslaw Marczakc32a04c2015-02-17 14:50:25 +0100108#ifdef CONFIG_TZSW_RESERVED_DRAM_SIZE
109 /* The last few MB of memory can be reserved for secure firmware */
110 ulong size = CONFIG_TZSW_RESERVED_DRAM_SIZE;
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530111
Przemyslaw Marczakc32a04c2015-02-17 14:50:25 +0100112 gd->ram_size -= size;
113 gd->bd->bi_dram[CONFIG_NR_DRAM_BANKS - 1].size -= size;
114#endif
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530115 return exynos_init();
116}
117
118int dram_init(void)
119{
Łukasz Majewski33d7a192015-03-04 10:54:48 +0100120 unsigned int i;
Thomas Abraham8d84faa2016-04-23 22:18:14 +0530121 unsigned long addr;
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530122
123 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
124 addr = CONFIG_SYS_SDRAM_BASE + (i * SDRAM_BANK_SIZE);
125 gd->ram_size += get_ram_size((long *)addr, SDRAM_BANK_SIZE);
126 }
127 return 0;
128}
129
Simon Glass2f949c32017-03-31 08:40:32 -0600130int dram_init_banksize(void)
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530131{
Łukasz Majewski33d7a192015-03-04 10:54:48 +0100132 unsigned int i;
Thomas Abraham8d84faa2016-04-23 22:18:14 +0530133 unsigned long addr, size;
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530134
135 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
136 addr = CONFIG_SYS_SDRAM_BASE + (i * SDRAM_BANK_SIZE);
137 size = get_ram_size((long *)addr, SDRAM_BANK_SIZE);
138
139 gd->bd->bi_dram[i].start = addr;
140 gd->bd->bi_dram[i].size = size;
141 }
Simon Glass2f949c32017-03-31 08:40:32 -0600142
143 return 0;
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530144}
145
146static int board_uart_init(void)
147{
Thomas Abraham8d84faa2016-04-23 22:18:14 +0530148#ifndef CONFIG_PINCTRL_EXYNOS
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530149 int err, uart_id, ret = 0;
150
151 for (uart_id = PERIPH_ID_UART0; uart_id <= PERIPH_ID_UART3; uart_id++) {
152 err = exynos_pinmux_config(uart_id, PINMUX_FLAG_NONE);
153 if (err) {
154 debug("UART%d not configured\n",
155 (uart_id - PERIPH_ID_UART0));
156 ret |= err;
157 }
158 }
159 return ret;
Thomas Abraham8d84faa2016-04-23 22:18:14 +0530160#else
161 return 0;
162#endif
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530163}
164
165#ifdef CONFIG_BOARD_EARLY_INIT_F
166int board_early_init_f(void)
167{
168 int err;
Przemyslaw Marczak4d2a92c2014-09-01 13:50:49 +0200169#ifdef CONFIG_BOARD_TYPES
170 set_board_type();
171#endif
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530172 err = board_uart_init();
173 if (err) {
174 debug("UART init failed\n");
175 return err;
176 }
177
178#ifdef CONFIG_SYS_I2C_INIT_BOARD
179 board_i2c_init(gd->fdt_blob);
180#endif
Ajay Kumar11763482014-09-05 16:53:30 +0530181
Piotr Wilczek942d0a92014-03-07 14:59:43 +0100182 return exynos_early_init_f();
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530183}
184#endif
185
Przemyslaw Marczak110aa292015-04-20 20:07:50 +0200186#if defined(CONFIG_POWER) || defined(CONFIG_DM_PMIC)
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530187int power_init_board(void)
188{
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530189 set_ps_hold_ctrl();
190
Piotr Wilczek942d0a92014-03-07 14:59:43 +0100191 return exynos_power_init();
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530192}
193#endif
194
Piotr Wilczek2c3eed52014-03-07 14:59:45 +0100195#ifdef CONFIG_SMC911X
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530196static int decode_sromc(const void *blob, struct fdt_sromc *config)
197{
198 int err;
199 int node;
200
201 node = fdtdec_next_compatible(blob, 0, COMPAT_SAMSUNG_EXYNOS5_SROMC);
202 if (node < 0) {
203 debug("Could not find SROMC node\n");
204 return node;
205 }
206
207 config->bank = fdtdec_get_int(blob, node, "bank", 0);
208 config->width = fdtdec_get_int(blob, node, "width", 2);
209
210 err = fdtdec_get_int_array(blob, node, "srom-timing", config->timing,
211 FDT_SROM_TIMING_COUNT);
212 if (err < 0) {
213 debug("Could not decode SROMC configuration Error: %s\n",
214 fdt_strerror(err));
215 return -FDT_ERR_NOTFOUND;
216 }
217 return 0;
218}
Piotr Wilczek2c3eed52014-03-07 14:59:45 +0100219#endif
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530220
221int board_eth_init(bd_t *bis)
222{
223#ifdef CONFIG_SMC911X
224 u32 smc_bw_conf, smc_bc_conf;
225 struct fdt_sromc config;
226 fdt_addr_t base_addr;
227 int node;
228
229 node = decode_sromc(gd->fdt_blob, &config);
230 if (node < 0) {
231 debug("%s: Could not find sromc configuration\n", __func__);
232 return 0;
233 }
234 node = fdtdec_next_compatible(gd->fdt_blob, node, COMPAT_SMSC_LAN9215);
235 if (node < 0) {
236 debug("%s: Could not find lan9215 configuration\n", __func__);
237 return 0;
238 }
239
240 /* We now have a node, so any problems from now on are errors */
241 base_addr = fdtdec_get_addr(gd->fdt_blob, node, "reg");
242 if (base_addr == FDT_ADDR_T_NONE) {
243 debug("%s: Could not find lan9215 address\n", __func__);
244 return -1;
245 }
246
247 /* Ethernet needs data bus width of 16 bits */
248 if (config.width != 2) {
249 debug("%s: Unsupported bus width %d\n", __func__,
250 config.width);
251 return -1;
252 }
253 smc_bw_conf = SROMC_DATA16_WIDTH(config.bank)
254 | SROMC_BYTE_ENABLE(config.bank);
255
256 smc_bc_conf = SROMC_BC_TACS(config.timing[FDT_SROM_TACS]) |
257 SROMC_BC_TCOS(config.timing[FDT_SROM_TCOS]) |
258 SROMC_BC_TACC(config.timing[FDT_SROM_TACC]) |
259 SROMC_BC_TCOH(config.timing[FDT_SROM_TCOH]) |
260 SROMC_BC_TAH(config.timing[FDT_SROM_TAH]) |
261 SROMC_BC_TACP(config.timing[FDT_SROM_TACP]) |
262 SROMC_BC_PMC(config.timing[FDT_SROM_PMC]);
263
264 /* Select and configure the SROMC bank */
265 exynos_pinmux_config(PERIPH_ID_SROMC, config.bank);
266 s5p_config_sromc(config.bank, smc_bw_conf, smc_bc_conf);
267 return smc911x_initialize(0, base_addr);
268#endif
269 return 0;
270}
271
Krzysztof Kozlowskic51bd0b2019-03-06 19:37:52 +0100272#if defined(CONFIG_DISPLAY_BOARDINFO) || defined(CONFIG_DISPLAY_BOARDINFO_LATE)
Piotr Wilczek3df7aff2014-03-07 14:59:42 +0100273int checkboard(void)
274{
Simon Glass6ceeff42019-01-11 18:37:07 -0700275 if (IS_ENABLED(CONFIG_BOARD_TYPES)) {
Krzysztof Kozlowski36476ee2019-03-06 19:37:51 +0100276 const char *board_info;
277
278 if (IS_ENABLED(CONFIG_DISPLAY_BOARDINFO_LATE)) {
279 /*
280 * Printing type requires having revision, although
281 * this will succeed only if done late.
282 * Otherwise revision will be set in misc_init_r().
283 */
284 set_board_revision();
285 }
286
287 board_info = get_board_type();
Simon Glass6ceeff42019-01-11 18:37:07 -0700288
289 if (board_info)
290 printf("Type: %s\n", board_info);
291 }
Piotr Wilczek3df7aff2014-03-07 14:59:42 +0100292
Piotr Wilczek3df7aff2014-03-07 14:59:42 +0100293 return 0;
294}
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530295#endif
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530296
297#ifdef CONFIG_BOARD_LATE_INIT
298int board_late_init(void)
299{
Simon Glassfe3f6432018-11-06 15:21:26 -0700300 struct udevice *dev;
301 int ret;
Marek Szyprowskibc4a2e32020-01-17 14:02:44 +0100302 int mmcbootdev = get_boot_mmc_dev();
303 char mmcbootdev_str[16];
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530304
Simon Glassfe3f6432018-11-06 15:21:26 -0700305 stdio_print_current_devices();
306 ret = uclass_first_device_err(UCLASS_CROS_EC, &dev);
307 if (ret && ret != -ENODEV) {
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530308 /* Force console on */
309 gd->flags &= ~GD_FLG_SILENT;
310
Simon Glassfe3f6432018-11-06 15:21:26 -0700311 printf("cros-ec communications failure %d\n", ret);
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530312 puts("\nPlease reset with Power+Refresh\n\n");
313 panic("Cannot init cros-ec device");
314 return -1;
315 }
Marek Szyprowskibc4a2e32020-01-17 14:02:44 +0100316
317 printf("Boot device: MMC(%u)\n", mmcbootdev);
318 sprintf(mmcbootdev_str, "%u", mmcbootdev);
319 env_set("mmcbootdev", mmcbootdev_str);
320
Rajeshwari Birje987b0dd2013-12-26 09:44:17 +0530321 return 0;
322}
323#endif
324
Piotr Wilczek2c3eed52014-03-07 14:59:45 +0100325#ifdef CONFIG_MISC_INIT_R
326int misc_init_r(void)
327{
Krzysztof Kozlowski36476ee2019-03-06 19:37:51 +0100328 if (IS_ENABLED(CONFIG_BOARD_TYPES) &&
329 !IS_ENABLED(CONFIG_DISPLAY_BOARDINFO_LATE)) {
330 /*
331 * If revision was not set by late display boardinfo,
332 * set it here. At this point regulators should be already
333 * available.
334 */
335 set_board_revision();
336 }
337
Piotr Wilczek2c3eed52014-03-07 14:59:45 +0100338#ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
339 set_board_info();
340#endif
341#ifdef CONFIG_LCD_MENU
342 keys_init();
343 check_boot_mode();
344#endif
345#ifdef CONFIG_CMD_BMP
346 if (panel_info.logo_on)
347 draw_logo();
348#endif
349 return 0;
350}
351#endif
Joonyoung Shim7a3e8062015-01-15 11:45:56 +0900352
353void reset_misc(void)
354{
355 struct gpio_desc gpio = {};
356 int node;
357
358 node = fdt_node_offset_by_compatible(gd->fdt_blob, 0,
359 "samsung,emmc-reset");
360 if (node < 0)
361 return;
362
Simon Glass1d9af1f2017-05-30 21:47:09 -0600363 gpio_request_by_name_nodev(offset_to_ofnode(node), "reset-gpio", 0,
364 &gpio, GPIOD_IS_OUT);
Joonyoung Shim7a3e8062015-01-15 11:45:56 +0900365
366 if (dm_gpio_is_valid(&gpio)) {
367 /*
368 * Reset eMMC
369 *
370 * FIXME: Need to optimize delay time. Minimum 1usec pulse is
371 * required by 'JEDEC Standard No.84-A441' (eMMC)
372 * document but real delay time is expected to greater
373 * than 1usec.
374 */
375 dm_gpio_set_value(&gpio, 0);
376 mdelay(10);
377 dm_gpio_set_value(&gpio, 1);
378 }
379}
Lukasz Majewski7573b962015-03-03 17:32:03 +0100380
381int board_usb_cleanup(int index, enum usb_init_type init)
382{
Joonyoung Shim95d3a1d2015-05-22 18:14:24 +0200383#ifdef CONFIG_USB_DWC3
384 dwc3_uboot_exit(index);
385#endif
Lukasz Majewski7573b962015-03-03 17:32:03 +0100386 return 0;
387}
Marek Szyprowskibc4a2e32020-01-17 14:02:44 +0100388
389int mmc_get_env_dev(void)
390{
391 return get_boot_mmc_dev();
392}