blob: 338952ea71fb8b1009eee43d1217fbf59677e887 [file] [log] [blame]
Igor Opaniuk309e65b2020-01-28 14:42:25 +01001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright 2020 Toradex
4 */
5
6#include <common.h>
Simon Glass2dc9c342020-05-10 11:40:01 -06007#include <image.h>
Simon Glass97589732020-05-10 11:40:02 -06008#include <init.h>
Igor Opaniuk309e65b2020-01-28 14:42:25 +01009#include <asm/arch/clock.h>
10#include <asm/arch/ddr.h>
11#include <asm/arch/imx8mm_pins.h>
12#include <asm/arch/sys_proto.h>
13#include <asm/io.h>
14#include <asm/mach-imx/boot_mode.h>
15#include <asm/mach-imx/iomux-v3.h>
16#include <cpu_func.h>
17#include <dm/device.h>
18#include <dm/device-internal.h>
19#include <dm/uclass.h>
20#include <dm/uclass-internal.h>
21#include <hang.h>
22#include <power/bd71837.h>
23#include <power/pmic.h>
24#include <spl.h>
25
26DECLARE_GLOBAL_DATA_PTR;
27
28int spl_board_boot_device(enum boot_device boot_dev_spl)
29{
30 switch (boot_dev_spl) {
31 case MMC1_BOOT:
32 return BOOT_DEVICE_MMC1;
33 case SD2_BOOT:
34 case MMC2_BOOT:
35 return BOOT_DEVICE_MMC2;
36 case SD3_BOOT:
37 case MMC3_BOOT:
38 return BOOT_DEVICE_MMC1;
39 case USB_BOOT:
40 return BOOT_DEVICE_BOARD;
41 default:
42 return BOOT_DEVICE_NONE;
43 }
44}
45
46void spl_dram_init(void)
47{
48 ddr_init(&dram_timing);
49}
50
51void spl_board_init(void)
52{
53 /* Serial download mode */
54 if (is_usb_boot()) {
55 puts("Back to ROM, SDP\n");
56 restore_boot_params();
57 }
58 puts("Normal Boot\n");
59}
60
61#ifdef CONFIG_SPL_LOAD_FIT
62int board_fit_config_name_match(const char *name)
63{
64 /* Just empty function now - can't decide what to choose */
65 debug("%s: %s\n", __func__, name);
66
67 return 0;
68}
69#endif
70
71#define UART_PAD_CTRL (PAD_CTL_PUE | PAD_CTL_PE | PAD_CTL_DSE4)
72#define WDOG_PAD_CTRL (PAD_CTL_DSE6 | PAD_CTL_ODE | PAD_CTL_PUE | PAD_CTL_PE)
73
74/* Verdin UART_3, Console/Debug UART */
75static iomux_v3_cfg_t const uart_pads[] = {
76 IMX8MM_PAD_SAI2_RXFS_UART1_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
77 IMX8MM_PAD_SAI2_RXC_UART1_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
78};
79
80static iomux_v3_cfg_t const wdog_pads[] = {
81 IMX8MM_PAD_GPIO1_IO02_WDOG1_WDOG_B | MUX_PAD_CTRL(WDOG_PAD_CTRL),
82};
83
84int board_early_init_f(void)
85{
86 struct wdog_regs *wdog = (struct wdog_regs *)WDOG1_BASE_ADDR;
87
88 imx_iomux_v3_setup_multiple_pads(wdog_pads, ARRAY_SIZE(wdog_pads));
89
90 set_wdog_reset(wdog);
91
92 imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
93
94 return 0;
95}
96
97int power_init_board(void)
98{
99 struct udevice *dev;
100 int ret;
101
102 ret = pmic_get("pmic@4b", &dev);
103 if (ret == -ENODEV) {
104 puts("No pmic\n");
105 return 0;
106 }
107 if (ret != 0)
108 return ret;
109
110 /* decrease RESET key long push time from the default 10s to 10ms */
111 pmic_reg_write(dev, BD718XX_PWRONCONFIG1, 0x0);
112
113 /* unlock the PMIC regs */
114 pmic_reg_write(dev, BD718XX_REGLOCK, 0x1);
115
116 /* increase VDD_SOC to typical value 0.85v before first DRAM access */
117 pmic_reg_write(dev, BD718XX_BUCK1_VOLT_RUN, 0x0f);
118
119 /* increase VDD_DRAM to 0.975v for 3Ghz DDR */
120 pmic_reg_write(dev, BD718XX_1ST_NODVS_BUCK_VOLT, 0x83);
121
122#ifndef CONFIG_IMX8M_LPDDR4
123 /* increase NVCC_DRAM_1V2 to 1.2v for DDR4 */
124 pmic_reg_write(dev, BD718XX_4TH_NODVS_BUCK_VOLT, 0x28);
125#endif
126
127 /* lock the PMIC regs */
128 pmic_reg_write(dev, BD718XX_REGLOCK, 0x11);
129
130 return 0;
131}
132
133void board_init_f(ulong dummy)
134{
135 struct udevice *dev;
136 int ret;
137
138 arch_cpu_init();
139
140 init_uart_clk(0);
141
142 board_early_init_f();
143
144 timer_init();
145
146 preloader_console_init();
147
148 /* Clear the BSS. */
149 memset(__bss_start, 0, __bss_end - __bss_start);
150
151 ret = spl_early_init();
152 if (ret) {
153 debug("spl_early_init() failed: %d\n", ret);
154 hang();
155 }
156
157 ret = uclass_get_device_by_name(UCLASS_CLK,
158 "clock-controller@30380000",
159 &dev);
160 if (ret < 0) {
161 printf("Failed to find clock node. Check device tree\n");
162 hang();
163 }
164
165 enable_tzc380();
166
167 power_init_board();
168
169 /* DDR initialization */
170 spl_dram_init();
171
172 board_init_r(NULL, 0);
173}