Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2004 Sandburst Corporation |
| 3 | * |
| 4 | * See file CREDITS for list of people who contributed to this |
| 5 | * project. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU General Public License as |
| 9 | * published by the Free Software Foundation; either version 2 of |
| 10 | * the License, or (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 20 | * MA 02111-1307 USA |
| 21 | */ |
| 22 | |
| 23 | /************************************************************************ |
| 24 | * KAMINOREFDES.h - configuration for the Sandburst Kamino Reference |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 25 | * design. |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 26 | ***********************************************************************/ |
| 27 | |
| 28 | /* |
| 29 | * $Id: KAREF.h,v 1.6 2005/06/03 15:05:25 tsawyer Exp $ |
| 30 | * |
| 31 | */ |
| 32 | |
| 33 | #ifndef __CONFIG_H |
| 34 | #define __CONFIG_H |
| 35 | |
| 36 | /*----------------------------------------------------------------------- |
| 37 | * High Level Configuration Options |
| 38 | *----------------------------------------------------------------------*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 39 | #define CONFIG_KAREF 1 /* Board is Kamino Ref Variant */ |
| 40 | #define CONFIG_440GX 1 /* Specifc GX support */ |
Grzegorz Bernacki | 837bc5b | 2007-06-15 11:19:28 +0200 | [diff] [blame] | 41 | #define CONFIG_440 1 /* ... PPC440 family */ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 42 | #define CONFIG_4xx 1 /* ... PPC4xx family */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 43 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 44 | #define CONFIG_MISC_INIT_F 1 /* Call board misc_init_f */ |
| 45 | #define CONFIG_MISC_INIT_R 1 /* Call board misc_init_r */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 46 | #undef CFG_DRAM_TEST /* Disable-takes long time!*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 47 | #define CONFIG_SYS_CLK_FREQ 66666666 /* external freq to pll */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 48 | |
| 49 | #define CONFIG_VERY_BIG_RAM 1 |
| 50 | #define CONFIG_VERSION_VARIABLE |
| 51 | |
| 52 | #define CONFIG_IDENT_STRING " Sandburst Kamino Reference Design" |
| 53 | |
| 54 | /*----------------------------------------------------------------------- |
| 55 | * Base addresses -- Note these are effective addresses where the |
| 56 | * actual resources get mapped (not physical addresses) |
| 57 | *----------------------------------------------------------------------*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 58 | #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */ |
| 59 | #define CFG_FLASH_BASE 0xfff80000 /* start of FLASH */ |
| 60 | #define CFG_MONITOR_BASE 0xfff80000 /* start of monitor */ |
| 61 | #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */ |
| 62 | #define CFG_PERIPHERAL_BASE 0xe0000000 /* internal peripherals */ |
| 63 | #define CFG_ISRAM_BASE 0xc0000000 /* internal SRAM */ |
| 64 | #define CFG_PCI_BASE 0xd0000000 /* internal PCI regs */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 65 | |
| 66 | #define CFG_NVRAM_BASE_ADDR (CFG_PERIPHERAL_BASE + 0x08000000) |
| 67 | #define CFG_KAREF_FPGA_BASE (CFG_PERIPHERAL_BASE + 0x08200000) |
| 68 | #define CFG_OFEM_FPGA_BASE (CFG_PERIPHERAL_BASE + 0x08400000) |
| 69 | #define CFG_BME32_BASE (CFG_PERIPHERAL_BASE + 0x08500000) |
| 70 | #define CFG_GPIO_BASE (CFG_PERIPHERAL_BASE + 0x00000700) |
| 71 | |
| 72 | /* Here for completeness */ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 73 | #define CFG_OFEMAC_BASE (CFG_PERIPHERAL_BASE + 0x08600000) |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 74 | |
| 75 | /*----------------------------------------------------------------------- |
| 76 | * Initial RAM & stack pointer (placed in internal SRAM) |
| 77 | *----------------------------------------------------------------------*/ |
| 78 | #define CFG_TEMP_STACK_OCM 1 |
| 79 | #define CFG_OCM_DATA_ADDR CFG_ISRAM_BASE |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 80 | #define CFG_INIT_RAM_ADDR CFG_ISRAM_BASE /* Initial RAM address */ |
| 81 | #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */ |
| 82 | #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 83 | |
| 84 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
| 85 | #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4) |
| 86 | #define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR |
| 87 | |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 88 | #define CFG_MONITOR_LEN (256 * 1024) /* Rsrv 256kB for Mon */ |
| 89 | #define CFG_MALLOC_LEN (128 * 1024) /* Rsrv 128kB for malloc */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 90 | |
| 91 | /*----------------------------------------------------------------------- |
| 92 | * Serial Port |
| 93 | *----------------------------------------------------------------------*/ |
| 94 | #undef CONFIG_SERIAL_SOFTWARE_FIFO |
| 95 | #define CONFIG_SERIAL_MULTI 1 |
| 96 | #define CONFIG_BAUDRATE 9600 |
| 97 | |
| 98 | #define CFG_BAUDRATE_TABLE \ |
| 99 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
| 100 | |
| 101 | /*----------------------------------------------------------------------- |
| 102 | * NVRAM/RTC |
| 103 | * |
| 104 | * NOTE: Upper 8 bytes of NVRAM is where the RTC registers are located. |
| 105 | * The DS1743 code assumes this condition (i.e. -- it assumes the base |
| 106 | * address for the RTC registers is: |
| 107 | * |
| 108 | * CFG_NVRAM_BASE_ADDR + CFG_NVRAM_SIZE |
| 109 | * |
| 110 | *----------------------------------------------------------------------*/ |
| 111 | #define CFG_NVRAM_SIZE (0x2000 - 8) /* NVRAM size(8k)- RTC regs*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 112 | #define CONFIG_RTC_DS174x 1 /* DS1743 RTC */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 113 | |
| 114 | /*----------------------------------------------------------------------- |
| 115 | * FLASH related |
| 116 | *----------------------------------------------------------------------*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 117 | #define CFG_MAX_FLASH_BANKS 1 /* number of banks */ |
| 118 | #define CFG_MAX_FLASH_SECT 8 /* sectors per device */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 119 | |
| 120 | #undef CFG_FLASH_CHECKSUM |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 121 | #define CFG_FLASH_ERASE_TOUT 120000 /* Flash Erase TO (in ms) */ |
| 122 | #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write TO(in ms) */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 123 | |
| 124 | /*----------------------------------------------------------------------- |
| 125 | * DDR SDRAM |
| 126 | *----------------------------------------------------------------------*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 127 | #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup*/ |
| 128 | #define SPD_EEPROM_ADDRESS {0x53} /* SPD i2c spd addresses */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 129 | |
| 130 | /*----------------------------------------------------------------------- |
| 131 | * I2C |
| 132 | *----------------------------------------------------------------------*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 133 | #define CONFIG_HARD_I2C 1 /* I2C hardware support */ |
| 134 | #undef CONFIG_SOFT_I2C /* I2C !bit-banged */ |
| 135 | #define CFG_I2C_SPEED 400000 /* I2C speed 400kHz */ |
| 136 | #define CFG_I2C_SLAVE 0x7F /* I2C slave address */ |
| 137 | #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */ |
| 138 | #define CONFIG_I2C_BUS1 1 /* Include i2c bus 1 supp */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 139 | |
| 140 | |
| 141 | /*----------------------------------------------------------------------- |
| 142 | * Environment |
| 143 | *----------------------------------------------------------------------*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 144 | #define CFG_ENV_IS_IN_NVRAM 1 /* Environment uses NVRAM */ |
| 145 | #undef CFG_ENV_IS_IN_FLASH /* ... not in flash */ |
| 146 | #undef CFG_ENV_IS_IN_EEPROM /* ... not in EEPROM */ |
| 147 | #define CONFIG_ENV_OVERWRITE 1 /* allow env overwrite */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 148 | |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 149 | #define CFG_ENV_SIZE 0x1000 /* Size of Env vars */ |
| 150 | #define CFG_ENV_ADDR (CFG_NVRAM_BASE_ADDR) |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 151 | |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 152 | #define CONFIG_BOOTDELAY 5 /* 5 second autoboot */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 153 | |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 154 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial dnld */ |
| 155 | #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 156 | |
| 157 | /*----------------------------------------------------------------------- |
| 158 | * Networking |
| 159 | *----------------------------------------------------------------------*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 160 | #define CONFIG_MII 1 /* MII PHY management */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 161 | #define CONFIG_NET_MULTI 1 |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 162 | #define CONFIG_PHY_ADDR 0xff /* no phy on EMAC0 */ |
| 163 | #define CONFIG_PHY1_ADDR 0xff /* no phy on EMAC1 */ |
| 164 | #define CONFIG_PHY2_ADDR 0x08 /* PHY addr, MGMT, EMAC2 */ |
| 165 | #define CONFIG_PHY3_ADDR 0x18 /* PHY addr, LCL, EMAC3 */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 166 | #define CONFIG_HAS_ETH0 |
| 167 | #define CONFIG_HAS_ETH1 |
| 168 | #define CONFIG_HAS_ETH2 |
| 169 | #define CONFIG_HAS_ETH3 |
Stefan Roese | 0c7ffc0 | 2005-08-16 18:18:00 +0200 | [diff] [blame] | 170 | #define CONFIG_PHY_RESET 1 /* reset phy upon startup */ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 171 | #define CONFIG_CIS8201_PHY 1 /* RGMII mode for Cicada */ |
| 172 | #define CONFIG_CIS8201_SHORT_ETCH 1 /* Use short etch mode */ |
| 173 | #define CONFIG_PHY_GIGE 1 /* GbE speed/duplex detect */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 174 | #define CONFIG_PHY_RESET_DELAY 1000 |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 175 | #define CONFIG_NETMASK 255.255.0.0 |
| 176 | #define CONFIG_ETHADDR 00:00:00:00:00:00 /* No EMAC 0 support */ |
| 177 | #define CONFIG_ETH1ADDR 00:00:00:00:00:00 /* No EMAC 1 support */ |
| 178 | #define CFG_RX_ETH_BUFFER 32 /* #eth rx buff & descrs */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 179 | |
| 180 | |
Jon Loeliger | b1840de | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 181 | /* |
| 182 | * Command line configuration. |
| 183 | */ |
| 184 | #include <config_cmd_default.h> |
| 185 | |
| 186 | #define CONFIG_CMD_PCI |
| 187 | #define CONFIG_CMD_IRQ |
| 188 | #define CONFIG_CMD_I2C |
| 189 | #define CONFIG_CMD_DHCP |
| 190 | #define CONFIG_CMD_DATE |
| 191 | #define CONFIG_CMD_BEDBUG |
| 192 | #define CONFIG_CMD_PING |
| 193 | #define CONFIG_CMD_DIAG |
| 194 | #define CONFIG_CMD_MII |
| 195 | #define CONFIG_CMD_NET |
| 196 | #define CONFIG_CMD_ELF |
| 197 | #define CONFIG_CMD_IDE |
| 198 | #define CONFIG_CMD_FAT |
| 199 | |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 200 | |
| 201 | /* Include NetConsole support */ |
| 202 | #define CONFIG_NETCONSOLE |
| 203 | |
| 204 | /* Include auto complete with tabs */ |
| 205 | #define CONFIG_AUTO_COMPLETE 1 |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 206 | #define CFG_ALT_MEMTEST 1 /* use real memory test */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 207 | |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 208 | #define CFG_LONGHELP /* undef to save memory */ |
| 209 | #define CFG_PROMPT "KaRefDes=> " /* Monitor Command Prompt */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 210 | |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 211 | #define CFG_HUSH_PARSER 1 /* HUSH for ext'd cli */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 212 | #define CFG_PROMPT_HUSH_PS2 "> " |
| 213 | |
| 214 | |
| 215 | /*----------------------------------------------------------------------- |
| 216 | * Console Buffer |
| 217 | *----------------------------------------------------------------------*/ |
Jon Loeliger | b1840de | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 218 | #if defined(CONFIG_CMD_KGDB) |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 219 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 220 | #else |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 221 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 222 | #endif |
| 223 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 224 | /* Print Buffer Size */ |
| 225 | #define CFG_MAXARGS 16 /* max number of cmd args */ |
| 226 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Arg Buffer Size */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 227 | |
| 228 | /*----------------------------------------------------------------------- |
| 229 | * Memory Test |
| 230 | *----------------------------------------------------------------------*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 231 | #define CFG_MEMTEST_START 0x0400000 /* memtest works on */ |
| 232 | #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 233 | |
| 234 | /*----------------------------------------------------------------------- |
| 235 | * Compact Flash (in true IDE mode) |
| 236 | *----------------------------------------------------------------------*/ |
| 237 | #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */ |
| 238 | #undef CONFIG_IDE_LED /* no led for ide supported */ |
| 239 | |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 240 | #define CONFIG_IDE_RESET /* reset for ide supported */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 241 | #define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */ |
| 242 | #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */ |
| 243 | |
| 244 | #define CFG_ATA_BASE_ADDR 0xF0000000 |
| 245 | #define CFG_ATA_IDE0_OFFSET 0x0000 |
| 246 | #define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */ |
| 247 | #define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses*/ |
| 248 | #define CFG_ATA_ALT_OFFSET 0x100000 /* Offset for alternate registers */ |
| 249 | |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 250 | #define CFG_ATA_STRIDE 2 /* Directly connected CF, needs a stride |
| 251 | to get to the correct offset */ |
| 252 | #define CONFIG_DOS_PARTITION 1 /* Include dos partition */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 253 | |
| 254 | /*----------------------------------------------------------------------- |
| 255 | * PCI |
| 256 | *----------------------------------------------------------------------*/ |
| 257 | /* General PCI */ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 258 | #define CONFIG_PCI /* include pci support */ |
| 259 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
| 260 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 261 | #define CFG_PCI_TARGBASE (CFG_PCI_MEMBASE) |
| 262 | |
| 263 | /* Board-specific PCI */ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 264 | #define CFG_PCI_TARGET_INIT /* let board init pci target*/ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 265 | |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 266 | #define CFG_PCI_SUBSYS_VENDORID 0x17BA /* Sandburst */ |
| 267 | #define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 268 | |
| 269 | /* |
| 270 | * For booting Linux, the board info and command line data |
| 271 | * have to be in the first 8 MB of memory, since this is |
| 272 | * the maximum mapped by the Linux kernel during initialization. |
| 273 | */ |
| 274 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
| 275 | /*----------------------------------------------------------------------- |
| 276 | * Cache Configuration |
| 277 | */ |
Wolfgang Denk | 0ee7077 | 2005-09-23 11:05:55 +0200 | [diff] [blame] | 278 | #define CFG_DCACHE_SIZE 8192 /* For AMCC 405 CPUs */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 279 | #define CFG_CACHELINE_SIZE 32 |
Jon Loeliger | b1840de | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 280 | #if defined(CONFIG_CMD_KGDB) |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 281 | #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 282 | #endif |
| 283 | |
| 284 | /* |
| 285 | * Internal Definitions |
| 286 | * |
| 287 | * Boot Flags |
| 288 | */ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 289 | #define BOOTFLAG_COLD 0x01 /* Normal PowerOn: Boot from FLASH */ |
| 290 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 291 | |
Jon Loeliger | b1840de | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 292 | #if defined(CONFIG_CMD_KGDB) |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 293 | #define CONFIG_KGDB_BAUDRATE 230400 /* kgdb serial port baud */ |
| 294 | #define CONFIG_KGDB_SER_INDEX 2 /* kgdb serial port */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 295 | #endif |
| 296 | |
| 297 | /*----------------------------------------------------------------------- |
| 298 | * Miscellaneous configurable options |
| 299 | *----------------------------------------------------------------------*/ |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 300 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 301 | #define CFG_LOAD_ADDR 0x8000000 /* default load address */ |
| 302 | #define CFG_EXTBDINFO 1 /* use extended board_info */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 303 | |
Wolfgang Denk | 85faa8b | 2005-08-15 16:03:56 +0200 | [diff] [blame] | 304 | #define CFG_HZ 100 /* decr freq: 1 ms ticks */ |
Stefan Roese | 5ff4c3f | 2005-08-15 12:31:23 +0200 | [diff] [blame] | 305 | |
| 306 | |
| 307 | #endif /* __CONFIG_H */ |